# VRAM SMJ44C251B MT42C4256 ## 256K X 4 VRAM 256K x 4 DRAM with 512K x 4 SAM # AVAILABLE AS MILITARY SPECIFICATIONS - SMD 5962-89497 - MIL-STD-883 ### **FEATURES** - Class B High-Reliability Processing - DRAM: 262144 Words × 4 Bits SAM: 512 Words × 4 Bits - Single 5-V Power Supply (±10% Tolerance) - Dual Port Accessibility–Simultaneous and Asynchronous Access From the DRAM and SAM Ports - Bidirectional-Data-Transfer Function Between the DRAM and the Serial-Data Register - 4 × 4 Block-Write Feature for Fast Area Fill Operations; As Many as Four Memory Address Locations Written per Cycle From an On-Chip Color Register - Write-Per-Bit Feature for Selective Write to Each RAM I/O; Two Write-Per-Bit Modes to Simplify System Design - Enhanced Page-Mode Operation for Faster Access - CAS-Before-RAS (CBR) and Hidden Refresh Modes - All Inputs/Outputs and Clocks Are TTL Compatible - Long Refresh Period: Every 8 ms (Max) - Up to 33-MHz Uninterrupted Serial-Data Streams - 3-State Serial I/Os Allow Easy Multiplexing of Video-Data Streams - 512 Selectable Serial-Register Starting - Split Serial-Data Register for Simplified Real-Time Register Reload # OPTIONS MARKING • Timing | 100ns, 30ns/27ns | -10 | |------------------|-----| | 120ns, 35ns/35ns | -12 | | • Package(s) | MT Prefix | SMJ Prefix | |-----------------------|-----------|------------| | Ceramic SOJ | DCJ | | | Ceramic DIP (400 mil) | C | JDM | | Ceramic LCC | EC | HMM | | Ceramic ZIP | CZ | SVM | | Ceramic LCC | | HJM | | Ceramic Flat Pack | F | | For more products and information please visit our web site at www.micross.com ## **PIN ASSIGNMENT** (Top View) #### 28-Pin ZIP (CZ) ### 28-Pin FP (F) | SC | 1 28 | Vss | |---------|-------|------| | SDQ1 | 2 27 | SDQ4 | | SDQ2 | 3 26 | SDQ3 | | TR\/OE\ | 4 25 | SE\ | | DQ1 | 5 24 | DQ4 | | DQ2 | 6 23 | DQ3 | | ME\/WE\ | 7 22 | DSF | | NC | 8 21 | CAS\ | | RAS\ | 9 20 | QSF | | A8 | 10 19 | A0 | | A6 | 11 18 | A1 | | A5 | 12 17 | A2 | | A4 | 13 16 | A3 | | Vcc | 14 15 | A7 | | | | | | PIN NAME<br>(SMJ) | PIN NAME<br>(MT) | DESCRIPTION | |-------------------|------------------|------------------------------------------| | A0 - A8 | A0 - A8 | Address Inputs | | CAS\ | CAS\ | Column Enable | | DQ0 - DQ3 | DQ1 - DQ4 | DRAM Data In-Out/Write-Mask Bit | | SE\ | SE\ | Serial Enable | | RAS\ | RAS\ | Row Enable | | SC | SC | Serial Data Clock | | SDQ0 - SDQ3 | SDQ1 - SDQ4 | Serial Data In-Out | | TRG\ | TR\/OE\ | Transfer Register/Q Output Enable | | W۱ | ME\ /WE\ | Write-Mask Select/Write Enable | | DSF | DSF | Special Function Select | | QSF | QSF | Split-Register Activity Status | | Vcc | Vcc | 5V Supply | | Vss | Vss | Ground | | | | Ground (Important: Not Connected to | | GND | NC | internal Vss, Pin should be left open or | | | | tied to ground. | # $\mathsf{VRAM}$ **SMJ44C251B** MT42C4256 ### DESCRIPTION random-access memory (DRAM) organized as 262144 words of 4 bits each interfaced to a serial-data register or serial-access memory (SAM) organized as 512 words of 4 bits each. The random access to and from the DRAM, serial access to and from the serial register, and bidirectional transfer of data between any simultaneously and asynchronously from the DRAM and SAM ports. During a transfer operation, the 512 columns of the DRAM are connected to the 512 positions in the serial data register. The $512 \times 4$ -bit serial-data register can be loaded from the memory row (transfer read), or the contents of the $512 \times 4$ -bit serial-data register can be written to the memory row (transfer write). The SMJ44C251B/MT42C4256 is equipped with several features designed to provide higher system-level bandwidth and to simplify design integration on both the DRAM and SAM ports. On the DRAM port, greater pixel draw rates can be achieved by the device's $4 \times 4$ block-write mode. The block-write mode allows four bits of data (present in an on-chip color-data register) to be written to any combination of four adjacent column-address locations. As many as 16 bits of data can be written to memory during each CAS cycle time. Also on the DRAM port, a write mask or a write-per-bit feature allows masking any combination of the four input/outputs on any write cycle. The persistent write-per-bit feature uses a mask register that, once loaded, can be used on subsequent write cycles. The mask register eliminates having to provide mask data on every mask-write cycle. The SMJ44C251B/MT42C4256 offers a split-register transfer read (DRAM to SAM) feature for the serial tester (SAM port). This feature enables real-time register reload implementation for truly continuous serial data streams without critical timing requirements. The register is divided into a high half and a low half. While one half is being read out of the SAM port, the other half can be loaded from the memory array. For The SMJ44C251B/MT42C4256 multiport video RAM is a applications not requiring real-time register reload (for example, high-speed, dual-ported memory device. It consists of a dynamic reloads done during CRT retrace periods), the single-register mode of operation is retained to simplify design. The SAM can also be configured in input mode, accepting serial data from an external device. Once the serial register within the SAM is loaded, SMJ44C251B/MT42C4256 supports three types of operation: its contents can be transferred to the corresponding column positions in any row in memory in a single memory cycle. The SAM port is designed for maximum performance. Data row in the DRAM and the serial register. Except during transfer can be input to or accessed from the SAM at serial rates up to operations, the SMJ44C251B/MT42C4256 can be accessed 33 MHz. During the split-register mode of operation, internal circuitry detects when the last bit position is accessed from the active half of the register and immediately transfers control to the opposite half. A separate output, QSF, is included to dicate which half of the serial register is active at any given time in the split-register mode. > All inputs, outputs, and clock signals on the SMJ44C251B/ MT42C4256 are compatible with Series 54 TTL devices. All address lines and data-in lines are latched on-chip to simplify system design. All data-out lines are unlatched to allow greater system flexibility. > Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting column addresses. The time for row-address setup, row-address hold, and address multiplex is eliminated, and a memory cycle time reduction of up to 3× can be achieved, compared to minimum RAS cycle times. The maximum number of columns that can be accessed is determined by the maximum RAS low time and page-mode cycle time used. The SMJ44C251B/MT42C4256 allows a full page (512 cycles) of information to be accessed in read, write, or read-modify-write mode during a single RAS-low period using relatively conservative page-mode cycle times. > The SMJ44C251B/MT42C4256 employs state-of-the-art technology for very high performance combined with improved reliability. ## **FUNCTIONAL BLOCK DIAGRAM** ## **FUNCTION TABLE** | | | RAS\ FALL | | | | | ADE | RESS | DQ0 - DQ3 | | ] | |--------------------------------------------------|------|-----------|-----|-----|-----|-----|-----------------|-------------------|------------|-------------------------|-------------------| | FUNCTION | CAS\ | TRG\ | w\1 | DSF | SE\ | DSF | RAS\ | CAS\ | RAS\ | CAS\ <sup>2</sup><br>W\ | TYPE <sup>3</sup> | | CBR Refresh | L | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Х | R | | Register-to-memory transfer (transfer write) | Н | L | L | Х | L | Х | Row<br>Addr | Tap<br>Point | Х | Х | Т | | Alternate transfer write (independent of SE\) | Н | L | L | Н | Х | Х | Row<br>Addr | Tap<br>Point | Х | Х | Т | | Serial-write-mode enable (pseudo-transfer write) | Н | L | L | L | Н | Х | Refresh<br>Addr | Tap<br>Point | Х | Х | Т | | Memory-to-register transfer (transfer read) | Н | L | Н | L | Х | Х | Row<br>Addr | Tap<br>Point | Х | Х | T | | Split-register-transfer read (must reload tap) | Н | L | Н | Н | Х | Х | Row<br>Addr | Tap<br>Point | Х | Х | Т | | Load and use write mask,<br>Write data to DRAM | Н | L | L | L | Х | L | Row<br>Addr | Col<br>Addr | DQ<br>Mask | Valid<br>Data | R | | Load and use write mask,<br>Block write to DRAM | Н | Н | L | L | Х | Н | Row<br>Addr | Blk Addr<br>A2-A8 | DQ<br>Mask | Col<br>Mask | R | | Persistent write-per-bit,<br>Write data to DRAM | Н | Н | L | Н | Х | L | Row<br>Addr | Col<br>Addr | Х | Valid<br>Data | R | | Persistent write-per-bit,<br>Block write to DRAM | Н | Н | Ш | Н | Х | Н | Row<br>Addr | Blk Addr<br>A2-A8 | Х | Col<br>Mask | R | | Normal DRAM read/write (nonmasked) | Н | Н | Η | L | Х | L | Row<br>Addr | Col<br>Addr | Х | Valid<br>Data | R | | Block write to DRAM (nonmasked) | Н | Н | Н | L | Х | Н | Row<br>Addr | Blk Addr<br>A2-A8 | Х | Col<br>Mask | R | | Load write mask | Н | Н | Н | Н | Х | L | Refresh<br>Addr | X | Х | DQ<br>Mask | R | | Load color register | Н | Н | Н | Н | Х | Н | Refresh<br>Addr | Х | Х | Color<br>Data | R | #### **NOTES:** - 1. In persistent write-per-bit function, $W\backslash$ must be high during the refresh cycle. - 2. DQ0 DQ3 are latched on the later of W\ or CAS\ falling edge. Col Mask = H: Write to address/column location enabled. DQ Mask = H: Write to I/O enabled. - 3. R = random access operation, T = transfer operation. #### **LEGEND** H = HIGH L = LOW X = Don't Care ## DETAILED SIGNAL DESCRIPTION VS. OPERATIONAL MODE | PIN | DRAM | TRANSFER | SAM | |---------|-------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------| | A0 - A8 | Row, column address | Row, tap address | | | CAS\ | Column enable, output enable | Tap-address strobe | | | DQi | DRAM data I/O, write mask bits | | | | DSF | Block-write enable Persistent write-per-bit enable Color-register load enable | Split-register enable Alternative write-transfer enable | | | RAS\ | Row enable | Row enable | | | SE\ | | Serial-in mode enable | Serial enable | | SC | | | Serial clock | | SDQ | | | Serial-data I/O | | TRG\ | Q output enable | Transfer enable | | | W۱ | Write enable, write-per-bit select | Transfer-write enable | | | QSF | | | Split register Active status | | NC/GND | Make no external connection or tie to system Vss | | | | Vcc | 5V supply (typical) | | | | Vss | Device ground | | | ### **OPERATION** Depending on the type of operation chosen, the signals of the SMJ44C251B/MT42C4256 perform different functions. The "Detailed Signal Description vs. Operational Mode" table summarizes the signal descriptions and the operational modes they control. The SMJ44C251B/MT42C4256 has three kinds of operations: random-access operations typical of a DRAM, transfer operations from memory arrays to the SAM, and serial-access operations through the SAM port. The signals used to control these operations are described here, followed by discussions of the operations themselves. ## ADDRESS (A0-A8) For DRAM operation, 18 address bits are required to decode one of the 262144 storage cell locations. Nine row- address bits are set up on A0–A8 and latched onto the chip on the falling edge of RAS\. Nine column-address bits are set up on A0–A8 and latched onto the chip on the falling edge of CAS\. All addresses must be stable on or before the falling edges of RAS\ and CAS\. During the transfer operation, the states of A0–A8 are latched on the falling edge of RAS\ to select one of the 512 rows where the transfer occurs. To select one of 512 tap points (starting positions) for the serial-data input or output, the appropriate 9-bit column address (A0–A8) must be valid when CAS\ falls. #### **ROW-ADDRESS STROBE (RAS\)** RAS\ is similar to a chip enable because all DRAM cycles and transfer cycles are initiated by the falling edge of RAS\. RAS\ is a control input that latches the states of row address, W\, TRG\, SE\, CAS\, and DSF onto the chip to invoke DRAM and transfer functions. #### COLUMN-ADDRESS STROBE (CAS\) CAS\ is a control input that latches the states of column address and DSF to control DRAM and transfer functions. When CAS\ is brought low during a transfer cycle, it latches the new tap point for the serial-data input or output. CAS\ also acts as an output enable for the DRAM outputs DQ0–DQ3. #### **OUTPUT ENABLE/TRANSFER SELECT (TRG\)** TRG\ selects either DRAM or transfer operation as RAS\ falls. For DRAM operation, TRG\ must be held high as RAS\ falls. During DRAM operation, TRG\ functions as an output enable for the DRAM outputs DQ0–DQ3. For transfer operation, TRG\ must be brought low before RAS\ falls. ### WRITE-MASK SELECT, WRITE ENABLE (W\) In DRAM operation, W\ enables data to be written to the DRAM. W\ is also used to select the DRAM write-per-bit mode. Holding W\ low on the falling edge of RAS\ invokes the write-per-bit operation. The SMJ44C251B/MT42C4256 supports both the normal write-per-bit mode and the persistent write-per-bit mode. CONTINUED ## WRITE-MASK SELECT, WRITE ENABLE (W\) (continued) For transfer operation, W\ selects either a read-transfer operation (DRAM to SAM) or a write-transfer operation (SAM to DRAM). During a transfer cycle, if W is high when RAS\ falls, accessed are 00, 01, 02, etc. If the previous transfer cycle was a read transfer occurs; if W is low, a write transfer occurs. #### SPECIAL FUNCTION SELECT (DSF) DSF is latched on the falling edge of RAS\ or CAS\, similar SERIAL CLOCK (SC) to an address. DSF determines which of the following functions are invoked on a particular cycle: - Persistent write-per-bit - Block write - Split-register transfer read - Mask-register load for the persistent write-per-bit mode - Color-register load for the block-write mode ### DRAM DATA I/O, WRITE-MASK DATA (DQ0-DQ3) read-modify-write cycle. In an early-write cycle, W\ is brought low prior to CAS\ and the data is strobed in by CAS\ with data register switches from the output mode to the input mode. setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, W\ is brought low after CAS\ and the NO CONNECT/GROUND (NC/GND) data is strobed in by W\ with data setup and hold times referenced to this signal. The 3-state DQ output buffers provide direct TTL floating for proper device operation. compatibility (no pullup resistors) with a fanout of two Series 54 TTL loads. Data out is the same polarity as data in. The outputs are in the high-impedance (floating) state as long as CAS\ and TRG\ are held high. Data does not appear at the outputs until both CAS\ and TRG\ are brought low. Once the outputs are valid, they remain valid while CAS\ and TRG\ are low. CAS\ or TRG\ going high returns the outputs to the high-impedance state. In a register-transfer operation, the DQ outputs remain in the high- SAM. QSF changes state upon crossing the boundary between impedance state for the entire cycle. The write-per-bit mask is latched into the device via the random DQ terminals by the falling edge of RAS\. This mask completing a transfer cycle. This state is determined selects which of the four random I/Os are written. #### SERIAL DATA I/O (SDQ0-SDQ3) Serial inputs and serial outputs share common I/O terminals. Serial-input or serial-output mode is determined by 200ms is required after power-up, followed by a minimum of the previous transfer cycle. If the previous transfer cycle was a eight RAS\ cycles or eight CBR cycles, a memory-to-register read transfer, the data register is in serial-output mode. While transfer cycle, and two SC cycles. in serial-output mode, data in SAM is accessed from the least significant bit to the most significant bit. The data registers operate modulo 512; so after bit 511 is accessed, the next bits to be either a write transfer or a pseudo transfer, the data register is in serial-input mode and signal data can be input to the register. Serial data is accessed in or out of the data register on the rising edge of SC. The SMJ44C251B/MT42C4256 is designed to work with a wide range of clock-duty cycles to simplify system design. There is no refresh requirement because the data registers that comprise the SAM are static. There is also no minimum SC clock operating frequency. ## SERIAL ENABLE (SE\) During serial-access operations SE\ is used as an enable/ disable for SDQ in both the input and output modes. If SE\ DRAM data is written via DQ terminals during a write or is held as RAS\ falls during a write-transfer cycle, a pseudotransfer write occurs. There is no actual transfer, but the data NC/GND is reserved for the manufacturer's test operation. It is an input and should be tied to system ground or left #### **SPECIAL FUNCTION OUTPUT (QSF)** During split-register operation the QSF output indicates which half of the SAM is being accessed. When QSF is low, the serial-address pointer is accessing the lower (least significant) 256 bits of SAM. When QSF is high, the serial-address pointer is accessing the higher (most significant) 256 bits of the two SAM halves in the split-register mode. During normal transfer operations QSF changes state upon by the tap point being loaded during the transfer cycle. #### **POWER UP** To achieve proper device operation, an initial pause of ## RANDOM-ACCESS-OPERATION FUNCTIONS | | | R | AS\ FAI | _L | | CAS\<br>FALL | ADDRESS | | DQ0 - DQ3 | | |--------------------------------------------------|------|------|---------|-----|-----|--------------|-----------------|-------------------|------------|-------------------------| | FUNCTION | CAS\ | TRG\ | w\1 | DSF | SE\ | DSF | RAS\ | CAS\ | RAS\ | CAS\ <sup>2</sup><br>W\ | | CBR Refresh | L | Х | Х | Χ | Х | Х | Х | Χ | Х | Х | | Load and use write mask,<br>Write data to DRAM | Н | Н | L | L | Х | L | Row<br>Addr | Col<br>Addr | DQ<br>Mask | Valid<br>Data | | Load and use write mask, Block write to DRAM | Н | Н | L | L | Х | Н | Row<br>Addr | Blk Addr<br>A2-A8 | DQ<br>Mask | Col<br>Mask | | Persistent write-per-bit, Write data to DRAM | Н | Н | L | Н | Х | L | Row<br>Addr | Col<br>Addr | Х | Valid<br>Data | | Persistent write-per-bit,<br>Block write to DRAM | Н | Н | L | Н | Х | Н | Row<br>Addr | Blk Addr<br>A2-A8 | Х | Col<br>Mask | | Normal DRAM read/write (nonmasked) | Н | Н | Н | L | Х | L | Row<br>Addr | Col<br>Addr | Х | Valid<br>Data | | Block write to DRAM (nonmasked) | Н | Н | Н | L | Х | Н | Row<br>Addr | Blk Addr<br>A2-A8 | Х | Col<br>Mask | | Load write mask | Н | Н | Н | Н | Х | L | Refresh<br>Addr | Х | Х | DQ<br>Mask | | Load color register | Н | Н | Н | Н | Х | Н | Refresh<br>Addr | Х | Х | Color<br>Data | #### NOTES: - 1. In persistent write-per-bit function, W must be high during the refresh cycle. - 2. DQ0–DQ3 are latched on the later of W or CAS falling edge. Col Mask = H: Write to address/column location enabled. DQ Mask = H: Write to I/O enabled #### LEGEND: H = High L = Low X = Don't care ## **RANDOM-ACCESS OPERATION** The random-access operation functions are summarized in the "Random-Access-Operation Function" table and described in the following sections. ## **ENHANCED PAGE-MODE** Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. This mode eliminates the time required for row address setup-and-hold and address multiplex. The maximum RAS\ low time and the CAS\ page cycle time used determine the number of columns that can be accessed. Unlike conventional page-mode operation, the enhanced page mode allows the SMJ44C251B/MT42C4256 to operate at a higher data bandwidth. Data retrieval begins as soon as the column address is valid rather than when CAS\ transitions low. A valid column address can be presented immediately after rowaddress hold time has been satisfied, usually well in advance of the falling edge of CAS\. In this case, data can be obtained after $t_{a(C)}$ max (access time from CAS low), if $t_{a(CA)}$ max (access time from column address) has been satisfied. #### REFRESH There are three types of refresh available on the SMJ44C251B/MT42C4256: RAS\-only refresh, CBR refresh, and hidden refresh. #### **RAS\-ONLY REFRESH** A refresh operation must be performed to each row at least once every 8 ms to retain data. Unless CAS\is applied, the output buffers are in the high-impedance state, so the RAS\-only refresh sequence avoids any output during refresh. Externally generated addresses must be supplied during RAS-only refresh. Strobing each of the 512 row addresses with RAS causes # $\mathsf{VRAM}$ **SMJ44C251B** MT42C4256 ## RAS\-ONLY REFRESH (continued) (inactive) for this refresh sequence to conserve power. ## CAS\-BEFORE-RAS\ (CBR) REFRESH CBR refresh is accomplished by bringing CAS\ low earlier than RAS\. The external row address is ignored and the refresh row address is generated internally when using CBR refresh. Other cycles can be performed in between CBR cycles without disturbing the internal address generation. ## HIDDEN REFRESH A hidden refresh is accomplished by holding CAS\ low in the DRAM-read cycle and cycling RAS\. The output data of the DRAM-read cycle remains valid while the refresh is being carried out. Like the CBR refresh, the refreshed row addresses are generated internally during the hidden refresh. #### WRITE-PER-BIT The write-per-bit feature allows masking of any bination of the four DQs on any write cycle (see Figure 1). The write-per-bit operation is invoked only when W\ is held low on the falling edge of RAS\. If W\ is held high on the falling edge of RAS\, write-per-bit is not enabled and the write is performed to all four DQs. The SMJ44C251B/MT42C4256 offers two write-per-bit modes: the nonpersistent write-per-bit mode and the persistent write-per-bit mode. ## NONPERSISTENT WRITE-PER-BIT When DSF is low on the falling edge of RAS\, the write mask is reloaded. A 4-bit code (the write-per-bit mask) is input to the device via the random DQ terminals and latched on the falling edge of RAS\. The write-per-bit mask selects which of the four random I/Os are written and which are not. After RAS\ has latched the on-chip write-per-bit mask, input data is driven onto the DQ terminals and is latched on the later falling edge of CAS\ or W\. When a data low is strobed into a particular I/O on the falling edge of RAS\, data is not written to that I/O. When a data high is strobed into a particular I/O on the falling edge of RAS\, data is written to that I/O. ### PERSISTENT WRITE-PER-BIT When DSF is high on the falling edge of RAS\, the writeper-bit mask is not reloaded: it retains the value stored during the last write-per-bit mask reload. This mode of operation is known as persistent write-per-bit because the write-per-bit mask is persistent over an arbitrary number of write cycles. The write-per-bit mask reload can be done during the nonpersistent write-per-bit cycle or by the mask-register-load cycle. ## (continued) **BLOCK WRITE** The block-write mode allows data (present in an onall bits in each row to be refreshed. CAS\ can remain high chip color register) to be written into four consecutive column-address locations. The 4-bit color register is loaded by the color-register-load cycle. Both write-per-bit modes can be applied in the block-write cycle. The block-write mode also offers the $4 \times 4$ column-mask capability. #### LOAD COLOR REGISTER The load-color-register cycle is performed using normal DRAM write-cycle timing except that DSF is held high on the falling edges of RAS\ and CAS\. A 4-bit code is input to the color register via the random I/O terminals and latched on the later of the falling edge of CAS\ or W\. After the color register is loaded, it retains data until power is lost or until another load-color-register cycle is executed. ### **BLOCK WRITE CYCLE** After the color register is loaded, the block-write cycle can begin as a normal DRAM write cycle with DSF held high on the falling edge of CAS\ (see Figures 2, 3, and 4). When the block-write cycle is invoked, each data bit in the 4-bit color register is written to selected bits of the four adjacent columns of the corresponding random I/O. During block-write cycles, only the seven most significant column addresses (A2–A8) are latched on the falling edge of CAS\. The two least significant addresses (A0–A1) are replaced by four DQ bits (DQ0-DQ3), which are also latched on the later of the falling edge of CAS\ or W\. These four bits are used as a column mask, and they indicate which of the four column-address locations addressed by A2-A8 are written with the contents of the color register during the block-write cycle. DQ0 enables a write to column-address A1 = 0 (low), A0 = 0(low); DQ1 enables a write to column-address A1 = 0 (low), A0 = 1 (high); DQ2 enables a write to column-address A1 = 1(high), A0 = 0 (low); DQ3 enables a write to column-address A1 = 1 (high), A0 = 1 (high). A high logic level enables a write, and a low logic level disables the write. A maximum of 16 bits $(4 \times 4)$ can be written to memory during each CAS\ cycle in the block-write mode. 8 ## FIGURE 1: EXAMPLE OF WRITE-PER-BIT OPERATIONS DQ Mask = H: Write to I/O enable = L: Write to I/O disable ## FIGURE 2: EXAMPLE BLOCK-WRITE DIAGRAM OPERATIONS \* W\ must be low during the block-write cycle. DQ0-DQ3 are latched on the later of W\ or CAS\ falling edge except in block 6 (see legend). #### LEGEND: - 1. Refresh address - 2. Row address - 3. Block address (A2 -A8) - 4. Color-register data - 5. Column-mask data - 6. DQ-mask data. DQ0-DQ3 are latched on the falling edge of RAS\. ## FIGURE 3: BLOCK-WRITE CIRCUIT BLOCK DIAGRAM # FIGURE 4: EXAMPLE OF BLOCK WRITE OPERATION WITH DQ MASK AND ADDRESS MASK | | DQ MASK | COLUMN<br>MASK | COLOR<br>REGISTER<br>DATA | |-----|---------|----------------|---------------------------| | DQ0 | 1 | 0 | 0 | | DQ1 | . 1 | 1 | 0 | | DQ2 | 0 | 1 | 1 | | DQ3 | . 1 | 1 | 1 | | | COLUMN 1 | COLUMN 2 | COLUMN 3 | COLUMN 4 | |-----|----------|----------|----------|----------| | DQ0 | Masked | 0 | 0 | 0 | | DQ1 | Masked | 0 | 0 | 0 | | DQ2 | Masked | Masked | Masked | Masked | | DQ3 | Masked | 1 | 1 | -1 | ## TRANSFER OPERATION Transfer operations between the memory arrays (DRAM) and the data registers (SAM) are invoked by bringing TRG\low before RAS\falls. The states of W\, SE\, and DSF, which are also latched on the falling edge of RAS\, determine which transfer operation is invoked. Figure 5 shows an overview of data flow between the random and the serial interfaces. As shown in the "Transfer-Operation Functions" table, the SMJ44C251B/MT42C4256 supports five basic modes of transfer operation: - Register-to-memory transfer (normal write transfer, SAM to DRAM) - Alternate-write transfer (independent of the state of SE\) - Memory-to-register transfer (pseudo-transfer write). Switches serial port from serial-out mode to serial-in mode. No actual data transfer takes place between the DRAM and the SAM. - Memory-to-register transfer (normal-read transfer, transfer entire contents of DRAM row to SAM) - Split-register-read transfer (divides the SAM into a low and a high half. Only one half is transferred to the SAM while the other half is read from the serial I/O port.) # FIGURE 5: BLOCK DIAGRAM SHOWING ONE RANDOM AND ONE SERIAL-I/O INTERFACE # $\mathsf{VRAM}$ **SMJ44C251B** MT42C4256 ## TRANSFER-OPERATION FUNCTIONS | FUNCTION | | F | RAS\ FAL | L | | CAS\<br>FALL | ADDF | RESS | DQ0 - | DQ3 | |------------------------------|------|------|----------|-----|-----|--------------|---------|-------|-------|------------| | FUNCTION | CAS\ | TRG\ | W۱ | DSF | SE\ | DSF | RAS\ | CAS\ | RAS\ | CAS\<br>W\ | | Register-to-memory transfer | Н | | 1 | Х | 1 | Х | Row | Тар | Х | Х | | (normal write transfer) | П | L | L | ^ | L | ^ | Addr | Point | ^ | ^ | | Alternate-write transfer | Н | | | Н | Х | х | Row | Tap | Х | Х | | (independent of SE\) | П | _ | | П | ^ | ^ | Addr | Point | ^ | ^ | | Serial-write-mode enable | Н | | | | Н | х | Refresh | Tap | Х | Х | | (pseudo-transfer write) | П | _ | | | П | ^ | Addr | Point | ^ | ^ | | Memory-to-register transfer | Н | | Н | | Х | Х | Row | Тар | Х | Х | | (normal read transfer) | П | L | П | L | ^ | ^ | Addr | Point | ^ | ^ | | Split-register-read transfer | Н | | Н | Н | Х | | Row | Тар | Х | Х | | (must reload tap) | П | _ | П | П | ^ | X | Addr | Point | ^ | ^ | #### LEGEND: H = High L = Low X = Don't Care #### WRITE TRANSFER All write-transfer cycles (except the pseudo write transfer) transfer the entire content of SAM to the selected row in the DRAM. To invoke a write-transfer cycle, W\ must be low when RAS\ falls. There are three possible write-transfer operations: normal-write transfer, alternate-write transfer, and pseudo-write transfer. All write-transfer cycles switch the serial port to the serial-in mode. ## NORMAL-WRITE TRANSFER (SAM-to-DRAM transfer) A normal-write transfer cycle loads the contents of the serial-data register to a selected row in the memory array. TRG\. W\, and SE\ are brought low and latched at the falling edge of RAS\. Nine row-address bits (A0-A8) are also latched at the falling edge of RAS\ to select one of the 512 rows available as the destination of the data transfer. The nine column-address bits (A0–A8) are latched at the falling edge of CAS\ to select one of the 512 tap points in SAM that are available for the next serial input. During a write-transfer operation before RAS\ falls, the serial-input operation must be suspended after a minimum delay of $t_{d(SCRL)}$ but can be resumed after a minimum delay of **NORMAL-READ TRANSFER** $t_{d(RHSC)}$ after RAS goes high (see Figure 6). ## **ALTERNATE-WRITE TRANSFER** (refer to Figure 30) When DSF is brought high and latched at the falling edge of RAS\ in the normal-write-transfer cycle, the alternate-write transfer occurs. ## PSEUDO-WRITE TRANSFER (write-mode control) (refer to Figure 28) To invoke the pseudo-write transfer (write-mode control cycle), SE\ is brought high and latched at the falling edge of RAS\. The pseudo-write transfer does not actually invoke any data transfer but switches the mode of the serial port from the serial-out (read) mode to the serial-in (write) mode. Before serial data can be clocked into the serial port via the SDQ terminals and the SC input, the SDQ terminals must be switched into input mode. Because the transfer does not occur during the pseudo-transfer write, the row address (A0-A8) is in the don't care state and the column address (A0–A8), which is latched on the falling edge of CAS\, selects one of the 512 tap points in the SAM that are available for the next serial input. ## READ TRANSFER (DRAM-to-SAM transfer) (refer to Figure 7) During a read-transfer cycle, data from the selected row in DRAM is transferred to SAM. There are two read-transfer operations: normal-read transfer and split-register-read transfer. # (refer to Figure 7) The normal-read-transfer operation loads data from selected row in DRAM into SAM. TRG\ is brought low and latched at the falling edge of RAS\. Nine row-address (A0–A8) are also latched at the falling edge of RAS\ to select one of the 512 rows available for transfer. The nine column- (continued) serial data is read out. ## **NORMAL-READ TRANSFER** (refer to Figure 7) address bits (A0-A8) are latched at the falling edge of CAS\ to select one of the SAM's 512 available tap points where the A normal-read transfer can be performed in three ways: early-load read transfer, real-time or midline-load read transfer, and late-load read transfer. Each of these offers the flexibility of controlling the TRG\ trailing edge in the read-transfer cycle ## (see Figure 7). NSFER-CYCLE TIMING FIGURE 6: NORMAL-WRITE-TRAN ## FIGURE 7: NORMAL-READ-TRANSFER TIMINGS #### SPLIT-REGISTER-READ TRANSFER In split-register-read-transfer operation, the serial-data register is split into halves. The low half contains bits 0–255, and the high half contains 256–511. While one half is being read out of the SAM port, the other half can be loaded from the memory array. To invoke a split-register read-transfer cycle, DSF is brought high, TRG\ is brought low, and both are latched at the falling edge of RAS\. Nine row-address bits (A0–A8) are also latched at the falling edge of RAS\ to select one of the 512 rows available for the transfer. The nine column-address bits (A0–A8) are latched at the falling edge of CAS\, where address bits A0–A7 select one of the 255 tap points in the specified half of SAM and address bit A8 selects which half is to be transferred. If A8 is a logic low, the low half is transferred. If A8 is a logic high, the high half is transferred. SAM locations 255 and 511 cannot be used as tap points. A normal-read transfer must precede the split-register-read transfer to ensure proper operation. After the normal-read-transfer cycle, the first split-register read transfer can follow immediately without any minimum SC requirement. However, there is a minimum requirement of a rising edge of SC between split-register read-transfer cycles. QSF indicates which half of the SAM is being accessed during serial-access operation. When QSF is low, the serial-address pointer is accessing the lower (least significant) 256 bits of the SAM. When QSF is high, the pointer is accessing the higher (most significant) 256 bits of the SAM. QSF changes state upon completing a normal-read-transfer cycle. The tap point loaded during the current transfer cycle determines the state of QSF. In split-register read-transfer mode, QSF changes state when a boundary between the two register halves is reached (see Figure 8 and Figure 9). # FIGURE 8: EXAMPLE OF A SPLIT-REGISTER READ-TRANSFER CYCLE AFTER A NORMAL READ-TRANSFER CYCLE ## FIGURE 9: A SPLIT-REGISTER READ-TRANSFER CYCLE AFTER A SPLIT-REGISTER READ-TRANSFER CYCLE ### SERIAL-ACCESS OPERATION The serial-read and serial-write operations can be performed the SAM port is in the input mode. through the SAM port simultaneously and asynchronously with DRAM operations except during transfer operations. The preced- clocking SC starting at the tap point loaded by the preceding ing transfer operation determines the input or output state of the transfer cycle, proceeding sequentially to the most significant SAM port. If the preceding transfer operation is a read-transfer bit (bit 511), then wrapping around to the least operation, the SAM port is in the output mode. If the preceding significant bit (bit 0) (see Figure 10). transfer operation is a write- or pseudo-write-transfer operation, Serial data can be read out of or written into SAM by ## FIGURE 10: SERIAL POINTER DIRECTION FOR SERIAL READ/WRITE For split-register read-transfer operation, serial data can be read inactive half during this period, the serial pointer points next to out from the active half of SAM by clocking SC starting at the tap the tap-point location loaded by that split register (see point loaded by the preceding split-register-transfer cycle, then Figure 11, Case I). If there is no split-register read transfer to proceeding sequentially to the most significant bit of the half, the inactive half during this period, the serial pointer points next bit 255 or bit 511. If there is a split-register-read transfer to the to bit 256 or bit 0, respectively (see Figure 11, Case II). ## FIGURE 11: SERIAL POINTER FOR SPLIT-REGISTER READ ## **ABSOLUTE MAXIMUM RATINGS\*** | Supply voltage range, V <sub>CC</sub> <sup>1</sup> | 1V to 7V | |------------------------------------------------------|----------| | Voltage range on any pin <sup>1</sup> | | | Short-circuit output current | | | Power dissipation | | | Operating free-air temperature range, $T_{\Delta}$ . | | | Storage temperature range, T <sub>STG</sub> | | | | | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. **NOTE:** 1. All voltage values are with respect to Vss. ## RECOMMENDED OPERATING CONDITIONS | SYM | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|-----|-----|-----|------| | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | V | | V <sub>SS</sub> | Supply Voltage | | 0 | | V | | V <sub>IH</sub> | High-level input voltage | 2.9 | | 6.5 | V | | V <sub>IL</sub> | Low-level input voltage** | -1 | | 0.6 | V | | T <sub>A</sub> | Operating free-air temperature | -55 | | 125 | °C | | T <sub>C</sub> | Operating case temperature | | | 125 | °C | NOTE: \*\*The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used for logic-voltage levels only. # ELECTRICAL CHARACTERISTICS OVER RECOMMENDED RANG-ES OF SUPPLY VOLTAGES AND OPERATING FREE-AIR TEMPER-ATURE (UNLESS OTHERWISE NOTED) | PARAMETER | SYM | CONDITIONS | MIN | MAX | UNIT | |---------------------------------------|-----------------|--------------------------------------------------------|-----|-----|------| | High-level output voltage | V <sub>OH</sub> | I <sub>OH</sub> = -5mA | 2.4 | | V | | Low-level output voltage <sup>1</sup> | V <sub>OL</sub> | I <sub>OL</sub> = 4.2mA | | 0.4 | V | | Input leakage current | I <sub>I</sub> | $V_{CC} = 5V$ , $V_I = 0V$ to 5.8V,<br>All others open | | ±10 | μΑ | | Output leakage current <sup>2</sup> | Io | $V_{CC}$ = 5.5V, $V_{O}$ = 0V to $V_{CC}$ | | ±10 | μA | | | | | | -1 | 10 | -1 | 12 | | |---------------------------|-------------------|----------------------------------|-------------|-----|-----|-----|-----|-------| | PARAMETER <sup>3</sup> | SYM | CONDITIONS | SAM<br>PORT | MIN | MAX | MIN | MAX | UNITS | | Operating current | I <sub>CC1</sub> | $t_{c(rd)}$ and $t_{c(W)} = MIN$ | Standby | | 100 | | 90 | mA | | Operating current | I <sub>CC1A</sub> | $t_{c(SC)} = MIN$ | Active | | 110 | | 100 | mA | | Standby current | I <sub>CC2</sub> | All clocks = V <sub>CC</sub> | Standby | | 15 | | 15 | mA | | Standby current | I <sub>CC2A</sub> | $t_{c(SC)} = MIN$ | Active | | 35 | | 35 | mA | | RAS\-only refresh current | I <sub>CC3</sub> | $t_{c(rd)}$ and $t_{c(W)} = MIN$ | Standby | | 100 | | 90 | mA | | RAS\-only refresh current | I <sub>CC3A</sub> | $t_{c(SC)} = MIN$ | Active | | 110 | | 100 | mA | | Page-mode current | I <sub>CC4</sub> | $t_{c(P)} = MIN$ | Standby | | 65 | | 60 | mA | | Page-mode current | I <sub>CC4A</sub> | $t_{c(SC)} = MIN$ | Active | | 70 | | 65 | mA | | CAS\-before-RAS\ current | I <sub>CC5</sub> | $t_{c(rd)}$ and $t_{c(W)} = MIN$ | Standby | | 90 | | 80 | mA | | CAS\-before-RAS\ current | I <sub>CC5A</sub> | $t_{c(SC)} = MIN$ | Active | | 110 | | 100 | mA | | Data-transfer current | I <sub>CC6</sub> | $t_{c(rd)}$ and $t_{c(W)} = MIN$ | Standby | | 100 | | 90 | mA | | Data-transfer current | I <sub>CC6A</sub> | $t_{c(SC)} = MIN$ | Active | | 110 | | 100 | mA | #### NOTES 1. The SMJ44C251B may exhibit simultaneous switching noise as described in the Texas Instruments *Advanced CMOS Logic Designer's Handbook*. This phenomenon is exhibited on the DQ terminals when the SDQ terminals are switched and on the SDQ terminals when the DQ terminals are switched. This may cause V<sub>OL</sub> and V<sub>OH</sub> to exceed the data-book limit for a short period of time, depending upon output loading and temperature. Care should be taken to provide proper termination, decoupling, and layout of the device to minimize simultaneous switching effects. 2. SE\ is disabled for SDQ output leakage tests. - 3. $I_{CC}$ (standby) denotes that the SAM port is inactive (standby) and the DRAM port is active (except for $I_{CC2}$ ). $I_{CCA}$ (active) denotes that the SAM port is active and the DRAM port is active (except for $I_{CC2}$ ). $I_{CC}$ is measured with no load on DQ or SDQ. - 4. For conditions shown as MIN/ MAX, use the appropriate value specified in the timing requirements. # CAPACITANCE OVER RECOMMENDED RANGES OF SUPPLY VOLTAGES AND OPERATING FREE-AIR TEMPERATURE, f = 1MHz<sup>1</sup> | PARAMETER | SYM | MIN | MAX | UNIT | |----------------------------------|---------------------|-----|-----|------| | Input capacitance, A0 - A8 | C <sub>i(A)</sub> | | 7 | pF | | Input capacitance, CAS\ and RAS\ | C <sub>i(RC)</sub> | | 7 | pF | | Output capacitance, SDQs and DQs | C <sub>o(O)</sub> | | 9 | pF | | Output capacitance, SQSF | C <sub>o(QSF)</sub> | | 9 | pF | ## SWITCHING CHARACTERISTICS OVER RECOMMENDED RANG-ES OF SUPPLY VOLTAGES AND OPERATING FREE-AIR TEMPERATURE<sup>2</sup> | | | | -1 | 10 | -1 | 12 | | |---------------------------------------------------------|----------------------------------------|-------------------------|-----|-----|-----|-----|------| | PARAMETER | SYM/ALT. SYM | CONDITIONS <sup>4</sup> | MIN | MAX | MIN | MAX | UNIT | | Access time from CAS\ | t <sub>a(C)</sub> /t <sub>CAC</sub> | $t_{d(RLCL)} = MAX$ | | 25 | | 30 | ns | | Access time from column address | t <sub>a(CA)</sub> /t <sub>CAA</sub> | $t_{d(RLCL)} = MAX$ | | 50 | | 60 | ns | | Access time from CAS\ high | t <sub>a(CP)</sub> /t <sub>CPA</sub> | $t_{d(RLCL)} = MAX$ | | 55 | | 65 | ns | | Access time from RAS\ | t <sub>a(R)</sub> /t <sub>RAC</sub> | $t_{d(RLCL)} = MAX$ | | 100 | | 120 | ns | | Access time of DQ0 - DQ3 from TRG\ low | t <sub>a(G)</sub> /t <sub>OEA</sub> | | | 25 | | 30 | ns | | Access time of SDQ0 - SDQ3 from SC high | t <sub>a(SQ)</sub> /t <sub>SCA</sub> | C <sub>L</sub> = 30pF | | 30 | | 35 | ns | | Access time of SDQ0 - SDQ3 from SE\ low | t <sub>a(SE)</sub> /t <sub>SEA</sub> | C <sub>L</sub> = 30pF | | 20 | | 25 | ns | | Disable time, random output from CAS\ high <sup>3</sup> | t <sub>dis(CH)</sub> /t <sub>OFF</sub> | C <sub>L</sub> = 100pF | 0 | 20 | 0 | 20 | ns | | Disable time, random output from TRG\ high <sup>3</sup> | t <sub>dis(G)</sub> /t <sub>OEZ</sub> | C <sub>L</sub> = 100pF | 0 | 20 | 0 | 20 | ns | | Disable time, random output from SE\ high <sup>3</sup> | t <sub>dis(SE)</sub> /t <sub>SEZ</sub> | C <sub>L</sub> = 30pF | 0 | 20 | 0 | 20 | ns | ## NOTES: <sup>1.</sup> Capacitance is sampled only at initial design and after any major change. Samples are tested at 0~V and $25^{\circ}C$ with a 1-MHz signal applied to the terminal under test. All other terminals are open. <sup>2.</sup> Switching times assume $C_L = 100 \ pF$ unless otherwise noted (see Figure 12). <sup>3.</sup> $t_{\rm dis(CH)}$ , $t_{\rm dis(G)}$ , and $t_{\rm dis(SE)}$ are specified when the output is no longer driven. <sup>4.</sup> For conditions shown as MIN/ MAX, use the appropriate value specified in the timing requirements. # TIMING REQUIREMENTS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGES AND OPERATING FREE-AIR TEMPERATURE<sup>1</sup> | | İ | -10 | | -12 | | ] | | |---------------------------------------------------------|------------------------------------------|-----|-------|-----|-------|------|--| | PARAMETER | SYM/ALT. SYM | MIN | MAX | MIN | MAX | UNIT | | | Cycle time, read <sup>2</sup> | t <sub>c(rd)</sub> /t <sub>RC</sub> | 190 | | 220 | | ns | | | Cycle time, write <sup>2</sup> | t <sub>c(W)</sub> /t <sub>WC</sub> | 190 | | 220 | | ns | | | Cycle time, read-modify-write <sup>2</sup> | t <sub>c(rdW)</sub> /t <sub>RMW</sub> | 250 | | 290 | | ns | | | Cycle time, page-mode read or write <sup>2</sup> | t <sub>c(P)</sub> /t <sub>PC</sub> | 60 | | 70 | | ns | | | Cycle time, page-mode read-modify-write <sup>2</sup> | t <sub>c(rdWP)</sub> /t <sub>PRMW</sub> | 105 | | 125 | | ns | | | Cycle time, read transfer <sup>2</sup> | t <sub>c(TRD)</sub> /t <sub>RC</sub> | 190 | | 220 | | ns | | | Cycle time, write transfer <sup>2</sup> | t <sub>c(TW)</sub> /t <sub>WC</sub> | 190 | | 220 | | ns | | | Cycle time, serial clock <sup>2</sup> | t <sub>c(SC)</sub> /t <sub>SCC</sub> | 30 | | 35 | | ns | | | Pulse duration, CAS\ high | t <sub>w(CH)</sub> /t <sub>CPN</sub> | 20 | | 30 | | ns | | | Pulse duration, CAS\ low <sup>4</sup> | t <sub>w(CL)</sub> /t <sub>CAS</sub> | 25 | 75000 | 30 | 75000 | ns | | | Pulse duration, RAS\ high | t <sub>w(RH)</sub> /t <sub>RP</sub> | 80 | | 90 | | ns | | | Pulse duration, RAS\ low <sup>5</sup> | t <sub>w(RL)</sub> /t <sub>RAS</sub> | 100 | 75000 | 120 | 75000 | ns | | | Pulse duration,W∖ low | t <sub>w(WL)</sub> /t <sub>WP</sub> | 25 | | 25 | | ns | | | Pulse duration, TRG\ low | t <sub>w(TRG)</sub> | 25 | | 30 | | ns | | | Pulse duration, SC high | t <sub>w(SCH)</sub> /t <sub>SC</sub> | 10 | | 12 | | ns | | | Pulse duration, SC low | tw(SCL)/tSCP | 10 | | 12 | | ns | | | Pulse duration, SE\ low | t <sub>w(SEL)</sub> /t <sub>SE</sub> | 35 | | 40 | | ns | | | Pulse duration, SE\ high | tw(SEH)/tSEP | 35 | | 40 | | ns | | | Pulse duration, TRG\ high | t <sub>w(GH)</sub> /t <sub>TP</sub> | 30 | | 20 | | ns | | | Pulse duration, RAS\ low (page mode) | t <sub>w(RL)P</sub> | 100 | 75000 | 120 | 75000 | ns | | | Setup time, column address | t <sub>su(CA)</sub> /t <sub>ASC</sub> | 0 | | 0 | | ns | | | Setup time, DSF before CAS\ low | t <sub>su(SFC)</sub> /t <sub>FSC</sub> | 0 | | 0 | | ns | | | Setup time, row address | t <sub>su(RA)</sub> /t <sub>ASR</sub> | 0 | | 0 | | ns | | | Setup time, W\ before RAS\ low | t <sub>su(WMR)</sub> /t <sub>WSR</sub> | 0 | | 0 | | ns | | | Setup time, DQ before RAS\ low | t <sub>su(DQR)</sub> /t <sub>MS</sub> | 0 | | 0 | | ns | | | Setup time, TRG\ before RAS\ low | t <sub>su(TRG)</sub> /t <sub>THS</sub> | 0 | | 0 | | ns | | | Setup time, SE\ before RAS\ low <sup>6</sup> | t <sub>su(SE)</sub> /t <sub>ESR</sub> | 0 | | 0 | | ns | | | Setup time, serial write disable | t <sub>su(SESC)</sub> /t <sub>SWIS</sub> | 10 | | 15 | | ns | | | Setup time, DSF before RAS\ low | t <sub>su(SFR)</sub> /t <sub>FSR</sub> | 0 | | 0 | | ns | | | Setup time, data before CAS\ low | t <sub>su(DCL)</sub> /t <sub>DSC</sub> | 0 | | 0 | | ns | | | Setup time, data before W\ low | t <sub>su(DWL)</sub> /t <sub>DSW</sub> | 0 | | 0 | | ns | | | Setup time, read command | t <sub>su(rd)</sub> /t <sub>RCS</sub> | 0 | | 0 | | ns | | | Setup time, early write command before CAS\ low | t <sub>su(WCL)</sub> /t <sub>WCS</sub> | 0 | | 0 | | ns | | | Setup time, write before CAS\ high | t <sub>su(WCH)</sub> /t <sub>CWL</sub> | 25 | | 30 | | ns | | | Setup time, write before RAS\ high with TRG\ = W\ = low | t <sub>su(WRH)</sub> /t <sub>RWL</sub> | 25 | | 30 | | ns | | # TIMING REQUIREMENTS (continued)<sup>1</sup> | | | | -10 | | 12 | 1 | |------------------------------------------------------------------------------|------------------------------------------|-----|-----|-----|-----|------| | PARAMETER | SYM/ALT. SYM | MIN | MAX | MIN | MAX | UNIT | | Setup time, SDQ before SC high | t <sub>su(SDS)</sub> /t <sub>SDS</sub> | 0 | | 0 | | ns | | Hold time, column address after CAS\ low | t <sub>h(CLCA)</sub> /t <sub>CAH</sub> | 20 | | 20 | | ns | | Hold time, DSF after CAS\ low | t <sub>h(SFC)</sub> /t <sub>CFH</sub> | 20 | | 20 | | ns | | Hold time, row address after RAS\ low | t <sub>h(RA)</sub> /t <sub>RAH</sub> | 15 | | 15 | | ns | | Hold time, TRG\ after RAS\ low | t <sub>h(TRG)</sub> /t <sub>TLH</sub> | 15 | | 15 | | ns | | Hold time, SE\ after RAS\ low with TRG\ = W\ = low <sup>6</sup> | t <sub>h(SE)</sub> /t <sub>REH</sub> | 15 | | 15 | | ns | | Hold time, write mask, transfer enable | t <sub>h(RWM)</sub> /t <sub>RWH</sub> | 15 | | 15 | | ns | | after RAS\ low Hold time, DQ after RAS\ low | t <sub>h(RDQ)</sub> /t <sub>MH</sub> | 15 | | 15 | | ns | | (write-mask operation) Hold time, DSF after RAS\ low | t <sub>h(SFR)</sub> /t <sub>RFH</sub> | 15 | | 15 | | ns | | Hold time, column address after RAS\ low <sup>7</sup> | t <sub>h(RLCA)</sub> /t <sub>AR</sub> | 45 | | 45 | | ns | | Hold time, data after CAS\ low | t <sub>h(CLD)</sub> /t <sub>DH</sub> | 20 | | 25 | | ns | | · | t <sub>h(RLD)</sub> /t <sub>DHR</sub> | 45 | | 50 | | ns | | Hold time, data after RAS\ low <sup>7</sup> Hold time, data after W\ low | t <sub>h(WLD)</sub> /t <sub>DH</sub> | 20 | | 25 | | ns | | | ` ' | 0 | | 0 | | ns | | Hold time, read after CAS\ high <sup>8</sup> | t <sub>h(CHrd)</sub> /t <sub>RCH</sub> | 10 | | 10 | | ns | | Hold time, read after RAS\ high <sup>8</sup> Hold time, write after CAS\ low | t <sub>h(RHrd)</sub> /t <sub>RRH</sub> | 30 | | 35 | | + - | | · | t <sub>h(CLW)</sub> /t <sub>WCH</sub> | 50 | | | | ns | | Hold time, write after RAS\ low <sup>7</sup> | t <sub>h(RLW)</sub> /t <sub>WCR</sub> | | | 55 | | ns | | Hold time, TRG\ after W\ low | t <sub>h(WLG)</sub> /t <sub>OEH</sub> | 25 | | 30 | | ns | | Hold time, SDQ after SC high | t <sub>h(SDS)</sub> /t <sub>SDH</sub> | 5 | | 5 | | ns | | Hold time, SDQ after SC high | t <sub>h(SHSQ)</sub> /t <sub>SOH</sub> | 5 | | 5 | | ns | | Hold time, DSF after RAS\ low | t <sub>h(RSF)</sub> /t <sub>FHR</sub> | 45 | | 45 | | ns | | Hold time, serial-write disable | t <sub>h(SCSE)</sub> /t <sub>SWIH</sub> | 20 | | 20 | | ns | | Delay time, RAS\ low to CAS\ high | t <sub>d(RLCH)</sub> /t <sub>CSH</sub> | 100 | | 120 | | ns | | Delay time, CAS\ high to RAS\ low | t <sub>d(CHRL)</sub> /t <sub>CRP</sub> | 0 | | 0 | | ns | | Delay time, CAS\ low to RAS\ high | t <sub>d(CLRH)</sub> /t <sub>RSH</sub> | 25 | | 30 | | ns | | Delay time, CAS\ low to W\ low 10,11 | t <sub>d(CLWL)</sub> /t <sub>CWD</sub> | 55 | | 65 | | ns | | Delay time, RAS\ low to CAS\ low 12 | t <sub>d(RLCL)</sub> /t <sub>RCD</sub> | 25 | 75 | 25 | 90 | ns | | Delay time, column address to RAS\ high | t <sub>d(CARH)</sub> /t <sub>RAL</sub> | 50 | | 60 | | ns | | Delay time, RAS\ low to W\ low 10 | t <sub>d(RLWL)</sub> /t <sub>RWD</sub> | 130 | | 155 | | ns | | Delay time, column address to W\ low 10 | t <sub>d(CAWL)</sub> /t <sub>AWD</sub> | 85 | | 100 | | ns | | Delay time, RAS\ low to CAS\ high 13 | t <sub>d(RLCH)RF</sub> /t <sub>CHR</sub> | 25 | | 25 | | ns | | Delay time, CAS\ low to RAS\ low 13 | t <sub>d(CLRL)RF</sub> /t <sub>CSR</sub> | 10 | | 10 | | ns | | Delay time, RAS\ high to CAS\ low 13 | t <sub>d(RHCL)RF</sub> /t <sub>RPC</sub> | 10 | | 10 | | ns | | Delay time, CAS\ low to TRG\ high for DRAM read cycles | t <sub>d(CLGH)</sub> | 25 | | 30 | | ns | # TIMING REQUIREMENTS (continued)<sup>1</sup> | | | | -10 | | 12 | 1 | |----------------------------------------------------------------------------------------|-----------------------------------------|--------------------|-----|--------------------|-----|------| | PARAMETER | SYM/ALT. SYM | MIN | MAX | MIN | MAX | UNIT | | Delay time, TRG\ high before data applied at DQ | t <sub>d(GHD)</sub> /t <sub>OED</sub> | 25 | | 30 | | ns | | Delay time, RAS\ low to TRG\ high | t <sub>d(RLTH)</sub> /t <sub>RTH</sub> | 90 | | 95 | | ns | | (real-time-reload read-transfer cycle only) | 'u(RLIH)' 'RIH | | | 00 | | | | Delay time, RAS\ low to first SC high after | t <sub>d(RLSH)</sub> /t <sub>RSD</sub> | 130 | | 140 | | ns | | TRG\ high <sup>14</sup> | d(RESH) REB | | | | | | | Delay time, CAS\ low to first SC high after TRG\ | t <sub>d(CLSH)</sub> /t <sub>CSD</sub> | 40 | | 45 | | ns | | high <sup>14</sup> | u(OZOT) OOD | | | | | | | Delay time, SC high to TRG\ high 14,15,16 | t <sub>d(SCTR)</sub> /t <sub>TSL</sub> | 15 | | 20 | | ns | | Delay time, TRG\ high to RAS\ high 15,16 | t <sub>d(THRH)</sub> /t <sub>TRD</sub> | -10 | | -10 | | ns | | Delay time, SC high to RAS\ low with | | 40 | | 00 | | | | TRG\ = W\ = $low^{6, 17, 18}$ | t <sub>d(SCRL)</sub> /t <sub>SRS</sub> | 10 | | 20 | | ns | | Delay time, SC high to SE\ high in serial-input | t <sub>d(SCSE)</sub> | 20 | | 20 | | ns | | mode | rd(SCSE) | 20 | | 20 | | 113 | | Delay time, RAS\ high to SC high <sup>6</sup> | t <sub>d(RHSC)</sub> /t <sub>SRD</sub> | 25 | | 30 | | ns | | Delay time, TRG\ high to RAS\ low 19 | $t_{d(THRL)}/t_{TRP}$ | t <sub>w(RH)</sub> | | t <sub>w(RH)</sub> | | ns | | Delay time, TRG\ high to SC high 15, 16 | t <sub>d(THSC)</sub> /t <sub>TSD</sub> | 35 | | 40 | | ns | | Delay time, SE\ low to SC high <sup>20</sup> | t <sub>d(SESC)</sub> /t <sub>SWS</sub> | 10 | | 15 | | ns | | Delay time, SE\ low to SC nign Delay time, RAS\ high to last (most significant) | (SESC), (SVVS | 10 | | 10 | | 110 | | rising edge of SC before boundary switch during | t <sub>d(RHMS)</sub> | 15 | | 20 | | ns | | split-register read-transfer cycles | *u(KHIVIS) | | | | | | | Delay time, CAS\ low to TRG\ high in real-time | t voi oun/torri | 5 | | 5 | | ns | | read-transfer cycles | t <sub>d(CLGH)</sub> /t <sub>CTH</sub> | 3 | | 3 | | 113 | | Delay time, column address to first SC in early-<br>load read-transfer cycles | t <sub>d(CASH)</sub> /t <sub>ASD</sub> | 45 | | 50 | | ns | | Delay time, column address to TRG\ high in real- | | | | | | | | time read-transfer cycles | t <sub>d(CAGH)</sub> /t <sub>ATH</sub> | 10 | | 10 | | ns | | Delay time, RAS\ low to column address 12 | t <sub>d(RLCA)</sub> /t <sub>RAD</sub> | 15 | 50 | 15 | 60 | ns | | Delay time, data to CAS\ low | t <sub>d(DCL)</sub> /t <sub>DZC</sub> | 0 | | 0 | | ns | | Delay time, data to TRG\ low | ` ′ | 0 | | 0 | | ns | | | t <sub>d(DGL)</sub> /t <sub>DZO</sub> | | | | | | | Delay time, RAS\ low to serial-input data | t <sub>d(RLSD)</sub> /t <sub>SDD</sub> | 50 | | 50 | | ns | | Delay time, TRG\ low to RAS\ high | t <sub>d(GLRH)</sub> /t <sub>ROH</sub> | 25 | | 30 | | ns | | Delay time, last (most significant) rising edge of | | | | | | | | SC to RAS\ low before boundary switch during | t <sub>d(MSRL)</sub> | 25 | | 25 | | ns | | split-register read-transfer cycles Delay time, last (255 or 511) rising edge of SC to | | | | | | | | QSF switching a the boundary during split-register | t vacant /tann | | 40 | | 40 | ns | | read transfer cycles <sup>21</sup> | t <sub>d(SCQSF)</sub> /t <sub>SQD</sub> | | 40 | | 40 | 115 | | Delay time, CAS\ low to QSF switching in read- | | | | | | | | | t <sub>d(CLQSF)</sub> /t <sub>CQD</sub> | | 35 | | 35 | ns | | transfer or write-transfer cycles 21 Delay time, TRG\ high to QSF switching in read- | | | | | | | | 1 . | t <sub>d(GHQSF)</sub> /t <sub>TQD</sub> | | 30 | | 30 | ns | | transfer or write-transfer cycles 21 Delay time, RAS\ low to QSF switching in read- | , , , , , , | | | | | | | l , | t <sub>d(RLQSF)</sub> /t <sub>RQD</sub> | | 75 | | 75 | ns | | transfer or write-transfer cycles <sup>21</sup> | | | _ | | _ | | | Refresh time interval, memory | t <sub>rf</sub> /t <sub>REF</sub> | | 8 | | 8 | ms | | Transition time | t <sub>t</sub> /t <sub>T</sub> | 3 | 1 | | | | #### **NOTES:** - 1. Timing measurements are referenced to $V_{II}$ max and $V_{IH}$ min. - 2. All cycle times assume $t_1 = 5$ ns. - 3. When the odd tap is used (tap address can be 0-511, and odd taps are 1, 3, 5, etc.), the cycle time for SC in the first serial data out cycle needs to be 70 ns - 4. In a read-modify-write cycle, $t_{d(CLWL)}$ and $t_{su(WCH)}$ must be observed. Depending on the user's transition times, this may require additional CAS\ low time $[t_{w(CL)}].$ - 5. In a read-modify-write cycle, t<sub>d(RLWL)</sub> and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS\ low time $[t_{\mathrm{w(RL)}}]$ . 6. Register-to-memory (write) transfer cycles only - 7. The minimum value is measured when $t_{d(RLCL)}$ is set to $t_{d(RLCL)}$ min as a reference. - 8. Either $t_{h(RHrd)}$ or $t_{(CHrd)}$ must be satisfied for a read cycle. 9. Output-enable-controlled write. Output remains in the high-impedance state for the entire cycle. - 10. Read-modify-write operation only - 11. TRG\ must disable the output buffers prior to applying data to the DQ terminals. - 12. The maximum value is specified only to assure RAS\ access time. - 13. CAS\-before-RAS\ refresh operation only - 14. Early-load read-transfer cycle only - 15. Real-time-reload read-transfer cycle only - 16. Late-load read-transfer cycle only - 17. In a read-transfer cycle, the state of SC when RAS\ falls is a don't care condition. However, to assure proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when RAS\ goes low. - 18. In a memory-to-register (read) transfer cycle, $t_{d(SCRL)}$ applies only when the SAM was previously in serial-input mode. - 19. Memory-to-register (read) and register-to-memory (write) transfer cycles only - 20. Serial data-in cycles only - 21. Switching times assume $C_L = 100 \text{ pF}$ unless otherwise noted (see Figure 12). FIGURE 12: LOAD CIRCUIT ## FIGURE 13: Read-Cycle Timing # FIGURE 14: Early-Write-Cycle Timing | CYCLE | STATE | | | | | | |---------------------------------------------------|-------|---|---|------------|------------|--| | CIGLE | 1 | 2 | 3 | 4 | 5 | | | Write Operation | L | L | Н | Don't Care | Valid Data | | | Write-mask load/use, Write DQs to I/Os | L | L | ┙ | Write Mask | Valid Data | | | Use previous write mask, Write DQs to I/Os | Н | L | L | Don't Care | Valid Data | | | Load write mask on later of W\ fall and CAS\ fall | Н | L | Н | Don't Care | Write Mask | | # FIGURE 15: Delayed-Write-Cycle Timing (Output-Enable-Controlled Write) | CYCLE | | | STATE | | | |---------------------------------------------------|---|---|-------|------------|------------| | CTOLE | 1 | 2 | 3 | 4 | 5 | | Write Operation | L | L | Н | Don't Care | Valid Data | | Write-mask load/use, Write DQs to I/Os | L | L | L | Write Mask | Valid Data | | Use previous write mask, Write DQs to I/Os | Н | L | L | Don't Care | Valid Data | | Load write mask on later of W\ fall and CAS\ fall | Н | L | Н | Don't Care | Write Mask | ## FIGURE 16: Read-Write/Read-Modify-Write-Cycle Timing | CYCLE | | | STATE | | | |---------------------------------------------------|---|---|-------|------------|------------| | CIGLE | 1 | 2 | 3 | 4 | 5 | | Write Operation | L | L | Н | Don't Care | Valid Data | | Write-mask load/use, Write DQs to I/Os | L | L | L | Write Mask | Valid Data | | Use previous write mask, Write DQs to I/Os | Н | L | L | Don't Care | Valid Data | | Load write mask on later of W\ fall and CAS\ fall | Н | L | Н | Don't Care | Write Mask | ## FIGURE 17: Enhanced-Page-Mode Read-Cycle Timing #### **NOTES:** - 1. Access time is $t_{a(CP)}$ or $t_{a(CA)}$ dependent. 2. Output can go from the high-impedance state to an invalid data state prior to the specified access time. NOTE A: A write cycle or a read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edges of RAS\ and CAS\ to select the desired write mode (normal, write, etc.) 27 ## FIGURE 18: Enhanced-Page-Mode Write-Cycle Timing 1. Referenced to CAS or W, whichever occurs last NOTE B: A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. TRG\ must remain high throughout the entire page-mode operation to assure page-mode cycle time if the late-write feature is used. If the early-write-cycle timing is used, the state of TRG\ is a don't care after the minimum period $t_{h(TRG)}$ from the falling edge of RAS\. | VICTOR OF THE STATE TABLE | | | | | | | | |---------------------------------------------------|-------|---|---|------------|------------|--|--| | CYCLE | STATE | | | | | | | | CTOLE | 1 | 2 | 3 | 4 | 5 | | | | Write Operation | L | L | Н | Don't Care | Valid Data | | | | Write-mask load/use, Write DQs to I/Os | L | L | L | Write Mask | Valid Data | | | | Use previous write mask, Write DQs to I/Os | Н | L | L | Don't Care | Valid Data | | | | Load write mask on later of W\ fall and CAS\ fall | Н | Ĺ | Н | Don't Care | Write Mask | | | # FIGURE 19: Enhanced-Page-Mode Read-Modify-Write-Cycle Timing 1. Output can go from the high-impedance state to an invalid data state prior to the specified access time. NOTE C: A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. ## WRITE-CYCLE STATE TABLE | CYCLE | STATE | | | | | | |---------------------------------------------------|-------|---|---|------------|------------|--| | CTOLE | 1 | 2 | 3 | 4 | 5 | | | Write Operation | L | L | Н | Don't Care | Valid Data | | | Write-mask load/use, Write DQs to I/Os | L | L | L | Write Mask | Valid Data | | | Use previous write mask, Write DQs to I/Os | Н | L | L | Don't Care | Valid Data | | | Load write mask on later of W\ fall and CAS\ fall | Н | L | Н | Don't Care | Write Mask | | SMJ44C251B/MT42C4256 Rev. 0.6 06/10 # FIGURE 20: Load-Color-Register-Cycle Timing (Early-Write Load) # FIGURE 21: Load-Color-Register-Cycle Timing (Delayed-Write Load) ## FIGURE 22: Block-Write-Cycle Timing (Early Write) ## **BLOCK-WRITE-CYCLE STATE TABLE** | CYCLE | STATE | | | | | |---------------------------------------------|-------|---|------------|-------------|--| | | 1 | 2 | 3 | 4 | | | Write-mask load/use, Block write | L | L | Write Mask | Column Mask | | | Use previous write mask, Block write | Н | L | Don't Care | Column Mask | | | Write mask disable, Block write to all I/Os | L | Н | Don't Care | Column Mask | | Write mask data 0: I/O write disable 1: I/O write enable Column mask data DQn = 0 column write disable (n = 0, 1, 2, 3) 1 column write enable DQ1 — column 1 (address A1 = 0, A0 = 1) DQ2 — column 2 (address A1 = 1, A0 = 0) DQ3 — column 3 (address A1 = 1, A0 = 1) DQ0 — column 0 (address A1 = 0, A0 = 0) ## FIGURE 23: Block-Write-Cycle Timing (Delayed-Write) ## **BLOCK-WRITE-CYCLE STATE TABLE** | CYCLE | STATE | | | | | |---------------------------------------------|-------|---|------------|-------------|--| | | 1 | 2 | 3 | 4 | | | Write-mask load/use, Block write | L | L | Write Mask | Column Mask | | | Use previous write mask, Block write | Н | L | Don't Care | Column Mask | | | Write mask disable, Block write to all I/Os | L | Н | Don't Care | Column Mask | | Write mask data 0: I/O write disable DQ0 — column 0 (address A1 = 0, A0 = 0) 1: I/O write enable DQ1 — column 1 (address A1 = 0, A0 = 1) Column mask data DQn = 0 column write disable DQ2 — column 2 (address A1 = 1, A0 = 0) (n = 0, 1, 2, 3) 1 column write enable DQ3 — column 3 (address A1 = 1, A0 = 1) # **SMJ44C251B** MT42C4256 ## FIGURE 24: Enhanced-Page-Mode **Block-Write-Cycle Timing** 1. Referenced to CAS\ or W\, whichever occurs last NOTE D: TRG\ must remain high throughout the entire page-mode operation to assure page-mode cycle time if the late write feature is used. If the early-write-cycle timing is used, the state of TRG\ is a don't care after the minimum period $t_{h(TRG)}$ from the falling edge of RAS\. ## ENHANCED-PAGE-MODE BLOCK-WRITE-CYCLE STATE TABLE | CYCLE | STATE | | | | | |---------------------------------------------|-------|-----------|---------------|-------------------|--| | CTOLE | 1 | 2 | 3 | 4 | | | Write-mask load/use, Block write | L | L | Write Mask | Column Mask | | | Use previous write mask, Block write | Н | L | Don't Care | Column Mask | | | Write mask disable, Block write to all I/Os | L | Н | | Column Mask | | | Write mask data 0: I/O write disable | | DQ0 — col | umn 0 (addres | ss A1 = 0, A0 = 0 | | 1: I/O write enable DQ1 — column 1 (address A1 = 0, A0 = 1) Column mask data DQn = 0 column write disable DQ2 — column 2 (address A1 = 1, A0 = 0) > (n = 0, 1, 2, 3)1 column write enable DQ3 — column 3 (address A1 = 1, A0 = 1) # FIGURE 25: RAS\-Only Refresh-Cycle Timing ## NOTES: NOTE E: In persistent write-per-bit function, W\ must be high at the falling edge of RAS\ during the refresh cycle. # FIGURE 26: CBR-Refresh-Cycle Timing #### NOTES: $NOTE\ F:\ In\ persistent\ write-per-bit\ operation,\ W\setminus\ must\ be\ high\ at\ the\ falling\ edge\ of\ RAS\backslash\ during\ the\ refresh\ cycle.$ # FIGURE 27: Hidden-Refresh-Cycle Timing ### FIGURE 28: Write-Mode-Control Pseudo-Transfer Timing #### NOTES: NOTE G: The write-mode-control cycle is used to change the SDQs from the output mode to the input mode. This allows serial data to be written into the data register. This figure assumes that the device was originally in the serial-read mode. # FIGURE 29: Data-Register-to-Memory Transfer Timing, Serial Input Enable # FIGURE 30: Alternate Data-Register-to-Memory Transfer-Cycle Timing FIGURE 31: Memory-to-Data-Register Transfer-Cycle Timing, **Early-Load Operation** #### **NOTES:** NOTE H: Early-load operation is defined as $t_{h(TRG)} \min < t_{h(TRG)} < t_{d(RLTH)}$ ) min. NOTE I: DQ outputs remain in the high-impedance state for the entire memory-to-data-register transfer cycle. The memory-to-data-register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written from the 512 corresponding columns of the selected row. The data that is transferred into the data registers can be either shifted out or transferred back into another row. NOTE J: Once data is transferred into the data registers, the SAM is in the serial-read mode (i.e., SQ is enabled), allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG\ has gone high must be activated by a positive transition of SC. # FIGURE 32: Memory-to-Data-Register Transfer-Cycle Timing, Real-Time-Reload Operation/Late-Load Operation NOTE K: Late-load operation is defined as $t_{d(THRH)}\!<\!0$ ns. NOTE L: DQ outputs remain in the high-impedance state for the entire memory-to-data-register transfer cycle. The memory-to-data-register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written from the 512 corresponding columns of the selected row. The data that is transferred into the data registers can be either shifted out or transferred back into another row. NOTE M: Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., SQ is enabled), allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG\ has gone high must be activated by a positive transition of SC. # FIGURE 33: Memory-to-Data-Register Transfer-Cycle Timing, **SDQ Ports Previously in Serial-Input Mode** NOTE N: Late-load operation is defined as $t_{d(THRH)} < 0$ ns. NOTE O: DQ outputs remain in the high-impedance state for the entire memory-to-data-register transfer cycle. The memory-to-data-register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written from the 512 corresponding columns of the selected row. The data that is transferred into the data registers may be either shifted out or transferred back into another row. NOTE P: Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., SQ is enabled), allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG\ has gone high must be activated by a positive transition of SC. ### FIGURE 34: Split-Register-Mode Read-Transfer-Cycle Timing ### FIGURE 35: Split-Register-Transfer Operating Sequence #### NOTES: NOTE Q: In order to achieve proper split-register operation, a normal read transfer should be performed before the first split-register transfer cycle. This is necessary to initialize the data register and the starting tap location. First serial access can then begin either after the normal read-transfer cycle (CASE I), during the first split-register cycle (CASE II), or even after the first split-register cycle (CASE III). There is no minimum requirement of SC clock between the normal read-transfer cycle and the first split-register cycle. NOTE R: A split register transfer into the inactive half is not allowed until $t_{d(MSRL)}$ is met. $t_{d(MSRL)}$ is the minimum delay time between the rising edge of the serial clock of the last bit (bit 255 or 511) and the falling edge of RAS\ of the split-register transfer cycle into the inactive half. After $t_{d(MSRL)}$ is met, the split-register transfer into the inactive half must also satisfy the $t_{d(RHMS)}$ requirement. $t_{d(RHMS)}$ is the minimum delay time between the rising edge of RAS\ of the split-register transfer cycle into the inactive half and the rising edge of the serial clock of the last bit (bit 255 or 511). There is a minimum requirement of one rising edge of SC clock between two split-register transfer cycles. # FIGURE 36: Serial-Write-Cycle Timing (SE\ = V<sub>||</sub>) #### NOTES: NOTE S: The serial data-in cycle is used to input serial data into the data registers. Before data can be written into the data registers via the SDQ terminals, the device must be put into the write mode by performing a write-mode-control (pseudo-transfer) cycle or any other write-transfer cycle. A read-transfer cycle is the only cycle that takes the serial port (SAM) out of the write mode and puts it into the read mode, disabling the input data. Data is written starting at the location specified by the input address loaded on the previous transfer cycle. NOTE T: While accessing data in the serial-data registers, the state of TRG\ is a don't care as long as TRG\ is held high when RAS\ goes low to prevent data transfers between memory and data registers. # FIGURE 37: Serial-Write-Cycle Timing (SE\-Controlled Write) ### **NOTES:** NOTE U: The serial data-in cycle is used to input serial data into the data registers. Before data can be written into the data registers via the SDQ terminals, the device must be put into the write mode by performing a write-mode-control (pseudo-transfer) cycle or any other write-transfer cycle. A read-transfer cycle is the only cycle that takes the serial port (SAM) out of the write mode and puts it into the read mode, disabling the input data. Data is written starting at the location specified by the input address loaded on the previous transfer cycle. NOTE V: While accessing data in the serial-data registers, the state of TRG\ is a don't care as long as TRG\ is held high when RAS\ goes low to prevent data transfers between memory and data registers. # FIGURE 38: Serial-Read-Cycle Timing (SE\ = V<sub>||</sub>) #### NOTES: NOTE W: While reading data through the serial-data register, the state of TRG\ is a don't care as long as TRG\ is held high when RAS\ goes low. This is to avoid the initiation of a register-to-memory-to-register data-transfer operation. NOTE X: The serial data-out cycle is used to read data out of the data registers. Before data can be read via SDQ, the device must be put into the read mode by performing a transfer-read cycle. Any transfer-write cycles occurring between the transfer-read cycle and the subsequent shifting out of data take the device out of the read mode and put it in the write mode, not allowing the reading of data. # FIGURE 39: Serial-Read-Cycle Timing (SE\-Controlled Read) ### **NOTES:** NOTE Y: While reading data through the serial-data register, the state of $TRG\setminus$ is a don't care as long as $TRG\setminus$ is held high when RAS\ goes low. This is to avoid the initiation of a register-to-memory-to-register data-transfer operation. NOTE Z: The serial data-out cycle is used to read data out of the data registers. Before data can be read via SDQ, the device must be put into the read mode by performing a transfer-read cycle. Any transfer-write cycles occurring between the transfer-read cycle and the subsequent shifting out of data take the device out of the read mode and put it in the write mode, not allowing the reading of data. Micross Case #500 (Package Designator DCJ) SMD 5962-89497, Case Outline T <sup>\*</sup>All measurements are in inches. Micross Case #109 (Package Designator C or JDM) SMD 5962-89497, Case Outline X Package Designator HJM SMD 5962-89497, Case Outline Y Micross Case #203 (Package Designator EC or HMM) SMD 5962-89497, Case Outline Z Package Designator CZ or SVM SMD 5962-89497, Case Outline M Micross Case #302 (Package Designator F) SMD 5962-89497, Case Outline U | | SMD SPECIFICATIONS | | |--------|--------------------|-------| | SYMBOL | MIN | MAX | | Α | 0.090 | 0.130 | | р | 0.015 | 0.022 | | С | 0.004 | 0.009 | | D | | 0.740 | | Е | 0.380 | 0.420 | | E1 | | 0.440 | | E2 | 0.180 | | | E3 | 0.030 | | | е | 0.050 | BSC | | L | 0.250 | 0.370 | | Q | 0.026 | 0.045 | | S1 | 0.000 | | ### **ORDERING INFORMATION** ### EXAMPLE: MT42C4256DCJ-12/883C | Device<br>Number | Package<br>Type | Speed ns | Process | |------------------|-----------------|----------|---------| | MT42C4256 | DCJ | -10 | /* | | MT42C4256 | DCJ | -12 | /* | ### EXAMPLE: MT42C4256CZ-12/883C | Device<br>Number | Package<br>Type | Speed ns | Process | |------------------|-----------------|----------|---------| | MT42C4256 | CZ | -10 | /* | | MT42C4256 | CZ | -12 | /* | ### EXAMPLE: MT42C4256EC-10/883C | Device<br>Number | Package<br>Type | Speed ns | Process | |------------------|-----------------|----------|---------| | MT42C4256 | EC | -10 | /* | | MT42C4256 | EC | -12 | /* | ### **EXAMPLE: SMJ44C251B 10HJM** | Device<br>Number | Speed ns | Package<br>Type | Process | |------------------|----------|-----------------|----------| | SMJ44C251B | 10 | HJM | See Note | | SMJ44C251B | 12 | HJM | See Note | ### **EXAMPLE: SMJ44C251B 12HMM** | Device<br>Number | Speed ns | Package<br>Type | Process | |------------------|----------|-----------------|----------| | SMJ44C251B | 10 | HMM | See Note | | SMJ44C251B | 12 | HMM | See Note | ### EXAMPLE: MT42C4256C-12/IT | | Device<br>Number | Package<br>Type | Speed ns | Process | |---|------------------|-----------------|----------|---------| | ı | MT42C4256 | С | -10 | /* | | ı | MT42C4256 | С | -12 | /* | ### EXAMPLE: MT42C4256F-12/IT | Device<br>Number | Package<br>Type | Speed ns | Process | |------------------|-----------------|----------|---------| | MT42C4256 | F | -10 | /* | | MT42C4256 | F | -12 | /* | #### **EXAMPLE: SMJ44C251B 12JDM** | Device<br>Number | Speed ns | Package<br>Type | Process | |------------------|----------|-----------------|----------| | SMJ44C251B | 10 | JDM | See Note | | SMJ44C251B | 12 | JDM | See Note | ### **EXAMPLE: SMJ44C251B 10SVM** | Device<br>Number | Speed ns | Package<br>Type | Process | |------------------|----------|-----------------|----------| | SMJ44C251B | 10 | SVM | See Note | | SMJ44C251B | 12 | SVM | See Note | ### \*OPERATING TEMPERATURE | XT = Military Temperature Range | -55°C to $+125$ °C | |-----------------------------------|-------------------------------------| | IT = Industrial Temperature Range | $-40^{\circ}$ C to $+85^{\circ}$ C | | 883C = MIL-STD-883C process | $-55^{\circ}$ C to $+125^{\circ}$ C | NOTE: SMJ prefix denotes MIL-STD-883C process, temperature range $-55^{\circ}$ C to $+125^{\circ}$ C. 56 # MICROSS TO DSCC PART NUMBER CROSS REFERENCE\* ### Package Designator C or JDM | Micross Part Number | SMD Part Number | |---------------------|-----------------| | MT42C4256C-10/883C | 5962-8949704MXA | | MT42C4256C-12/883C | 5962-8949703MXA | | SMJ44C251B-10JDM** | 5962-8949704MXA | | SMJ44C251B-12JDM** | 5962-8949703MXA | ### Package Designator EC or HMM | <u>Micross Part Number</u> | SMD Part Number | |----------------------------|-----------------| | MT42C4256EC-10/883C | 5962-8949704MZA | | MT42C4256EC-12/883C | 5962-8949703MZA | | SMJ44C251B-10HMM** | 5962-8949704MZA | | SMJ44C251B-12HMM** | 5962-8949703MZA | ### Package Designator F | <u>Micross Part Number</u> | SMD Part Number | |----------------------------|-----------------| | MT42C4256F-10/883C | 5962-8949704MYA | | MT42C4256F-12/883C | 5962-8949703MYA | ### Package Designator CZ or SVM | Micross Part Number | SMD Part Number | | | |---------------------|-----------------|--|--| | MT42C4256CZ-10/883C | 5962-8949704MMA | | | | MT42C4256CZ-12/883C | 5962-8949703MMA | | | | SMJ44C251B-10SVM** | 5962-8949704MMA | | | | SMJ44C251B-12SVM** | 5962-8949703MMA | | | ### Package Designator DCJ | Micross Part Number | SMD Part Number | |----------------------|-----------------| | MT42C4256DCJ-10/883C | 5962-8949704MYA | | MT42C4256DCJ-12/883C | 5962-8949703MYA | ### **Package Designator HJM** | Micross Part Number | SMD Part Number | |---------------------|-----------------| | SMJ44C251B-10HJM** | 5962-8949704MYA | | SMJ44C251B-12HJM** | 5962-8949703MYA | <sup>\*</sup> Micross part number is for reference only. Orders received referencing the SMD part number will be processed per the SMD. <sup>\*\*</sup> Parts are listed on SMD under the old Texas Instruments part number. Micross purchased this product line in November of 1999. VRAM SMJ44C251B MT42C4256 ### **DOCUMENT TITLE** 128 Mb: 8 Meg x 16 SDRAM Synchronous DRAM Memory | Rev# | <u>History</u> | Release Date | <u>Status</u> | |------|------------------------------------|--------------|---------------| | 0.5 | Removed F & DCJ package- pg 1, | April 2010 | Release | | | 56, 57 | | | | | Deleted package diagrams (old page | | | | | 50 & 55) | | | | 0.6 | Added F & DCJ package information | June 2010 | Release | | | back into datasheet | | |