### **Features** - Compatible with ST-BUS - 8 full duplex, 32-channel time-division multiplexed (TDM) data streams - 256 ports non-blocking switch - Power supply: 5V (8980) and 3.3V (8980L) - Microprocessor interface - Tri-state serial output port ### **Applications** - PBX - Central office - · Access Switch ### **Ordering Information** | Part Number | Package | | | |-------------|-----------------------|--|--| | PT7A8980P | 40-Pin DIP | | | | PT7A8980J | 44-Pin PLCC | | | | PT7A8980LJ | 44-Pin PLCC | | | | PT7A8980JE | Lead free 44-Pin PLCC | | | | PT7A8980LJE | Lead free 44-Pin PLCC | | | ### **Description** PT7A8980/8980L is designed to handle data in ST-BUS format. It interfaces with a microprocessor to switch PCM-encoded voice or data in application areas such as modern digital exchange, PBX and Central Office. PT7A8980/8980L can simultaneously connect up to 256 channels of 64 kbit/s each. It has 8 data stream inputs and 8 data stream outputs. Each data stream consists of 32 multiplexed 64 kbit/s channels which is compatible to 2048 kbit/s ST-BUS format. Its microprocessor interfaces not only allow access to the internal registers and memory, but also provide means to read from the input channels or to write to the output channels. ### **Table of Contents** | Contents | Page | |-------------------------------------------------------------|------| | Features | 1 | | Applications | 1 | | Description | | | Ordering Information | 1 | | Block Diagram | 3 | | Pin Information | 4 | | Pin Assignment | 4 | | Pin Configuration | 4 | | Pin Description | 5 | | Functional Description | 6 | | Input and Output Control | 6 | | Microprocessor Interface and Address Selection | 6 | | ST-BUS Timing Reference | 7 | | Control Register | 7 | | Normal Mode | 8 | | Message Mode | 8 | | ST-BUS Output High Impedance | 8 | | CSTo Output | 8 | | Detailed Specifications | 10 | | Absolute Maximum Ratings | 10 | | Recommended Operating Conditions | 10 | | DC Electrical, Power Supply and Capacitance Characteristics | 11 | | AC Electrical Characteristics | 12 | | Mechanical Information | 17 | | Notes | 19 | ### **Block Diagram** Figure.1 Block Diagram ### **Pin Information** ### Pin Assignment Table 1. Pin Assignment | Group | Symbol | Function | | |--------------------------|------------------------------------|-----------------|--| | Chip Clock | C4i, F0i | Clock | | | Power & Ground | GND, Vcc | Power | | | Microprocessor Interface | CS, DS, DTA, ODE, CSTo, R/W, A0~A5 | Control or Data | | | I/O Interface | D0-D7, STi0-STi7, STo0-STo7 | Data | | ### **Pin Configuration** Figure 2. Pin Configuration ### **Pin Description** **Table 2. Pin Description** | Pin | | | _ | | | |-------|-------|-----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PDIP | PLCC | Name | Туре | Description | | | 1 | 2 | DTA | О | Data Acknowledgement (Open Drain Output). This pin, when pulled low, acknowledges the microprocessor that the chip has processed the data. Using $1k\Omega$ 1/4W pull-up resistor is recommended. | | | 2-4 | 3-5 | STi0-STi2 | I | <b>0~2 ST-BUS data stream input</b> . Input pin of 2048 kbit/s ST-BUS data stream. | | | 5-9 | 7-11 | STi3-STi7 | I | 3~7 ST-BUS data stream input. Input pin of 2048kbit/s ST-BUS data stream. | | | 10 | 12 | Vcc | Power | Power supply. | | | 11 | 13 | <del>F0</del> i | I | Framing signal, active low. It is the input pin that provides the frame synchronization pulse for 2048kbit/s ST-BUS data stream. A low level on this input pin causes the internal counter to reset on the next negative transition of C4i signal. | | | 12 | 14 | <del>C4i</del> | I | <b>4.096 MHz clock</b> . The bit cell boundaries of operating ST-BUS data stream are aligned with every other falling edges of this clock. | | | 13-15 | 15-17 | A0-A2 | I | Address line 0~2. Address pins of the control interface. | | | 16-18 | 19-21 | A3-A5 | I | Address line 3~5. Address pins of the control interface. | | | 19 | 22 | DS | I | Data Strobe. Data strobe pin of the control interface, active high. | | | 20 | 23 | R/W | I | <b>Read or Write Signal.</b> The read or write signal pin of the control interface, high level for read, low level for write. | | | 21 | 24 | CS | I | Chip select signal. Chip selects signal pin of the control interface, active low. | | | 22-24 | 25-27 | D5-D7 | I/O | Data Buses 5~7. Bi-directional data pins of the control interface. | | | 25-29 | 29-33 | D0-D4 | I/O | Data Buses 0~4. Bi-drectional data pins of the control interface. | | | 30 | 34 | GND | Power | Connected to ground. | | | 31-35 | 35-39 | STo3-STo7 | О | ST-BUS Data Stream Output 3~7. Output pins of 2048 kbit/s ST-BUS data stream. | | | 36-38 | 41-43 | STo0-STo2 | О | ST-BUS Data Stream Output 0~2. Output pins of 2048 kbit/s ST-BUS data stream. | | | 39 | 44 | ODE | I | Output Drive Enable. If its input is held high, STo0~STo7 outputs behave normally. If its input is held low, STo0~STo7 outputs are forced into high impedance state. [Note]: Even when ODE is high level, certain channels of STo0~STo7 output stream can also enter into high impedance state under software control. | | | 40 | 1 | CSTo | О | <b>Supplement ST-BUS Output.</b> This pin also outputs serial data stream of BUS format. Each frame has 256 bits, containing the values of bit 1 in Connection Memory High (256 locations). | | ### **Functional Description** ST-BUS (Serial Telecom Bus) is widely used in bus architecture. It supports digital voice, data switching and inter-processor communication within the Telecommunication Switch or Access System. The ST-BUS data stream has a bit rate of 2048 kbit/s. It's organized in frames of 125 µs. Each frame contains 32 channels, and each channel contains one byte of serial data. The PT7A8980/8980L is designed to handle data in the ST-BUS format. It combines data switching function and inter-processor communication function into one device. Therefore, it's suitable for use in distributed processing systems to switch digitized voice or data in ST-BUS format. The PT7A8980/8980L can perform the data switching between channels on ST-BUS input and channels on ST-BUS output. The microprocessor can read the data from any ST-BUS input channel or write the data to any ST-BUS output channel via the microprocessor interface . The microprocessor communicates with the PT7A8980/8980L in the same way as with its external memory. By writing to the PT7A8980/8980L, the microprocessor can either establish switched connections between one ST-BUS input channel and one ST-BUS output channel or transmit specific messages to ST-BUS output channels. On the other hand, by reading from the PT7A8980/8980L, the microprocessor can receive messages from ST-BUS input channel or check which switching connections have been already established. ### **Input and Output Control** 2048 kbit/s ST-BUS data goes to the chip through 8 ST-BUS inputs (STi0-STi7) of the PT7A8980/8980L. Each ST-BUS input data stream contains 32 channels, each channel contains 8 bits. After entering into the chip, the 8 bit data is converted into parallel form, and is stored in one of the 256 x 8 Voice or Data Memory locations. Each byte location in the Data Memory is associated with a channel on one of the 8 ST-BUS input data streams. Similarly, each location of $256 \times 11$ Connection Memory is also associated with a channel on one of the ST-BUS output data streams . The Connection Memory is divided into two parts, high and low. In each memory location, the high part contains 3 bits, the low part contains 8 bits. When a data is due to be transmitted to a ST-BUS output, the data of the channel can either be switched from a ST-BUS input channel or can originate from the microprocessor. If the data is switched from an channel, the contents of the Connection Memory Low Location associated with the output channel will be used to address the Data Memory. Since this Data Memory address corresponds to a specific channel on a ST-BUS input stream, the data from this input channel is switched to be put out to the proper output channel. If the data to an output channel originates from the microprocessor (Message Mode), the contents of the Connection Memory Low Location associated with the output channel are output directly, and this data is output repetitively on the channel every frame until the microprocessor intervenes. ### **Microprocessor Interface and Address Selection** The Microprocessor Interface consists of data lines D7-D0, address lines A5-A0 and control signals $\overline{CS}$ , $\overline{DTA}$ . The microprocessor can access the Control Register as well as the memory inside the chip via the Microprocessor Interface. There are two parts of any address of the Data Memory and Connection Memory. The higher 3 bits come from the Control Register, and the lower 5 bits come from the address lines directly. Table 3. Address Memory Map of the Control Register. | A5 | A4 | A3 | A2 | <b>A</b> 1 | A0 | Hex<br>Address | Location | |----|----|----|----|------------|----|----------------|----------------------| | 0 | х | x | х | X | х | 00-1F | Control<br>Register* | | 1 | 0 | 0 | 0 | 0 | 0 | 20 | Channel 0** | | 1 | 0 | 0 | 0 | 0 | 1 | 21 | Channel 1** | | | | | | • | | | | | | | | | | | | | | | | | • | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 3F | Channel 31** | \* Writing to the Control Register is the only fast transaction. \*\* Memory and Data Stream are specified by the contents As shown in Table 3 above, whether the processor access the Control Register or the internal memory depends on the status of address line A5. If A5 is 0, the Control Register is addressed regardless of the value of the other address lines. If A5 is 1, the internal memory is addressed. In this case, the contents of the Control Register bits 4~3 determine whether Connection Memory High or Low or Data Memory is accessed. The Control Register bits 2~0 select the memory address associated with the particular data stream, while address lines A4~A0 select the memory location corresponding to the channel of this data stream. # Data Sheet PT7A8980/8980L Digital Switch ### **ST-BUS Timing Reference** All ST-BUS timing is referenced to the $\overline{\text{C4}}$ i and $\overline{\text{F0}}$ i inputs. These two clock signals must be synchronized to each other, and compliant with the timing requirements specified in Figure 9. The $\overline{\text{C4}}$ i is a 4.096 MHz clock, and the $\overline{\text{F0}}$ i at 8 kHz is the frame synchronization signal of data stream. ### **Control Register** The data in the Control Register consists of Mode Control bits, Memory Select bits and Data Stream Address bits (see Figure 3 and Table 4). The Mode Control bits consist of bits 6~7. Bit 7 of the Control Register can put the chip in the Split Read and Write mode where reads are from the Data Memory and writes are to the Connection Memory Low. Bit 6, when 1, sets all the 256 output channels of the chip into Message Mode. In this mode, the Contents of all Connection Memory Low are output on the ST-BUS output data streams every frame unless the ODE pin is low. The chip behaves as if the bits 2 and 0 of every Connection Memory High location were 1. Bits 4~3 are the Memory Select bits that determine the accessed location is in the Connection Memory High, Low or Data Memory. The Data Stream Select bits, Bits $0\sim2$ , specify which memory location of the eight input and output data streams is addressed. Figure 3. Control register Bits **Table 4. Control Register Bits** | Bit | Name | Description | |-----|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Split Read &<br>Write Mode Bit | When 1, the microprocessor interface is in split read and write mode where subsequent reads are from the Data Memory and writes are to the Connection Memory Low except that the Control Register is accessed again. When 0, the Memory Selection bits specify the memory for subsequent operations. | | 6 | Message Mode Bit | When 1, entering into Message Mode. The contents of the Connection Memory Low of all Channels are output on the ST-BUS output channel except that the ODE pin is low. When 0, the bits of each Connection Memory corresponding to the output channel determine which input channel to be switched out. | | 5 | Unused | | | 4-3 | Memory Selection<br>Bits | 0-0 Not used 0-1 Data Memory (read only from the microprocessor port) 1-0 Connection Memory Low location 1-1 Connection Memory High location | | 2-0 | Data Stream<br>Address Bits | Specify which memory location of the eight input and output data streams is addressed. | ### **Normal Mode** The PT7A8980/8980L mainly has two modes of operation, Normal Mode and Message Mode. In Normal Operation Mode, data on the ST-BUS output comes from the ST-BUS input. The microprocessor can decide which channel inputs and which channel outputs. It establishes switching connections between input channels and output channels by programming the Connection Memory Low. Note that the contents of Connection Memory Low locations are used to address the Data Memory locations associated with the input channels (see Figure 5 and Table 6). This relationship allows an input channel to be switched to its destined output channel (refer to Input and Output Control section). ### Message Mode In Message mode, the contents of the Connection Memory Low location associated with the output channel are driven out directly on this output channel. The processor can put out specific message to any output channel by writing the message data to its Connection Memory Low location. An output channel can be put into Message Mode in two ways, i.e., - 1) Bit 6 of the Control Register is set 1, or - 2) Bit 2 of the Connection Memory High location associated with the channel is set 1. If Bit 6 of the Control Register is 1, all 256 output channels are in Message Mode no matter what value of Bit 2 in each Connection Memory High location is. If Bit 2 of the associated Connection Memory High location is 1 and the Bit 6 of the Control Register is 0, only this output channel is in Message Mode. Therefore, the Control Register overrides the Connection Memory High in setting the channels to Message Mode. When a ST-BUS output channel is in Message Mode, the data byte in its connection Memory Low location is output on the corresponding channel slot of output data stream. ### **ST-BUS Output High Impedance** If the ODE pin of the chip is low, all the ST-BUS output pins will be in high impedance state regardless of operation mode of PT7A8980/8980L. Each output channel can also be set in high impedance respectively by writing a 0 to the Output Enable bit (Bit 0) of the corresponding Connection Memory High location (see Figure 4 and Table 5). However, this is possible only when the ODE pin is high and Bit 6 in the Control memory High location is 0. Otherwise, the Output Enable bit has no effect on the output channel. This feature is useful when constructing switching matrices. ### **CSTo Output** the CSTo Bit (Bit 1) of each Connection Memory High location (see Figure 4 and Table 5) is output on the CSTo pin every frame. The order of these bits on the CSTo output pin is as follows. All the 8 CSTo Bits corresponding to the same channel numbers on the 8 data streams STo0~7 are grouped together for output via the CSTo pin in one-channel time-slot . The CSTo Bit for data stream STo0 always comes out first within the time-slot, then the bits STo1, STo2,..., STo7. To account for the possible delay in the external control circuitry, each group of the CSTo Bits is output in one-channel time-slot before data on the corresponding channel comes out to the ST-BUS data stream (see Figure 13). The CSTo Bits for channel 0, for example, are output on the CSTo during the channel 31 time-slot of the last frame, and CSTo Bits for channel 1 are output during the channel 0 time-slot of the same frame. Figure 4. Connection Memory High Bits **Table 5. Connection Memory High Bits** | Bit | Name | Description | |-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Message Channel | When 1, the contents of the corresponding location in Connection Memory Low are output on the output data stream of the corresponding channel. When 0, the contents of the corresponding location in Connection Memory Low are used as address for the Data Memory to determine the location of input data stream of the corresponding channels. | | 1 | CSTo Bit | This bit is output on the CSTo pin one channel early. The CSTo bit for 0 channel of the data stream 0 is output first. | | 0 | Output Enable | If the ODE pin is high and bit 6 of the Control Register is 0, this bit will enable driver of the output data stream of the corresponding channels. When 1, enables the driver and when 0 disables it. | Figure 5. Connection Memory Low Bits **Table 6. Connection Memory Low Bits** | Bit | Name | Description | |-----|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | Data Stream<br>Address | The number expressed in binary notation on these 3 bits indicates the location of the input data stream to be connected. Bit 7 is the most significant bit, e.g., if bit 7 is 1, bit 6 is 0 and bit 5 is 1, the input data stream to be connected is on the channels in STi5. | | 4-0 | Channel Address | The number expressed in binary notation on these 5 bits indicates the channel location of the ST-BUS Bits of input data stream to be connected (Which input data stream this channel belongs to is defined by bit 7, 6 and 5). Bit 4 is the most significant bit, e.g., if bit 4 is 1, bit 3 is 0, bit 2 is 0, bit 1 is 0 and bit 0 is 1, the channel to be connected is 17. | ## **Detailed Specifications** ### **Absolute Maximum Ratings** ### PT7A8980 | Storage Temperature | -65°C to +150°C | |----------------------------------------------------------|------------------------------| | Ambient Temperature with Power Applied | . <del>-4</del> 0°C to +85°C | | Supply Voltage to Ground Potential (Inputs & Vcc) | 0.3V to +7.0V | | Supply Voltage to Ground Potential (Outputs & D/O Only). | 0.3V to +7.0V | | DC Input Voltage | 0.3V to +7.0V | | DC Input and Output Current | 120mA | | Power Dissipation | 1W | | _ | | ### PT7A8980L | Storage Temperature65°C to +150°C | |----------------------------------------------------------------------| | Ambient Temperature with Power Applied40°C to +85°C | | Supply Voltage to Ground Potential (Inputs & Vcc)0.3V to +5.0V | | Supply Voltage to Ground Potential (Outputs & D/O Only)0.3V to +5.0V | | DC Input Voltage0.3V to +5.0V | | DC Input and Output Current | | Power Dissipation | | | #### Note: Stresses greater than those listed under MAXI-MUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **Recommended Operating Conditions** **Table 7. Recommended Operating Conditions** | Sym | Characteristics | Test Conditions | Min | Тур | Max | Units | |-----------------|-----------------------------|-----------------|-----|-----|-----|-------| | Vac | Supply Votage for PT7A8980 | | 4.5 | 5.0 | 5.5 | V | | Vcc | Supply Votage for PT7A8980L | | 3.0 | 3.3 | 3.6 | V | | $V_{_{ m IH}}$ | Input HIGH Voltage | | 2.4 | | Vcc | V | | $V_{_{\rm IL}}$ | Input LOW Voltage | | 0 | | 0.4 | V | | $T_A$ | Operating Temperature | | -40 | 25 | 85 | °C | #### Note: Typical figures are at 25°C and are for design aid only; not production tested. ### DC Electrical, Power Supply and Capacitance Characteristics (Voltages are with respect to ground unless otherwise stated.) Table 8. DC Electrical, Power Supply and Capacitance Characteristics | Sym | Description | Test Conditions | Min | Тур | Max | Units | |----------------------|-------------------------------|--------------------------------------------------------|-----|-----|------------|-------| | | Supply Current | F0i, $\overline{C4i} = 0V$ | | | 1 | mA | | $I_{cc}$ | Supply Current - 8980 | F0i = 8kHz, $\overline{C4i}$ = 4.096MHz | | | 10 | mA | | | Supply Current - 8980L | FOI = 8KHZ, C41 = 4.096IMHZ | | | 5 | mA | | $V_{_{\mathrm{IH}}}$ | Input HIGH Voltage | | 2.0 | | | V | | $V_{_{\rm IL}}$ | Input LOW Voltage | | | | 0.8 | V | | I <sub>IL</sub> | Input Leakage Current | $\rm V_{_{\rm I}}$ between GND and $\rm V_{_{\rm CC}}$ | | | <u>+</u> 5 | μΑ | | $V_{oL}$ | Output LOW Voltage | $I_{OL} = 10 \text{mA}$ | | | 0.8 | V | | *** | Output HIGH Voltage - 8980 | I 10 - A | 2.4 | | | V | | $ m V_{OH}$ | Output HIGH Voltage 8980L | $I_{OH} = -10 \text{mA}$ | 2.0 | | | V | | I <sub>OL</sub> | Output LOW Current | V <sub>OL</sub> =0.4V | 5 | 10 | | mA | | Υ. | Output HIGH Current - 8980 | $V_{OH} = 2.4V$ | -10 | -20 | | mA | | $I_{OH}$ | Output HIGH Current - 8980L | $V_{OH} = 2.0V$ | -10 | -15 | | mA | | I <sub>oz</sub> | Output High Impedance Leakage | $\rm V_{\rm o}$ between GND and $\rm V_{\rm cc}$ | | | <u>+</u> 5 | μΑ | | $C_{_{\mathrm{IN}}}$ | Input Pin Capacitance | | | 8 | 10 | pF | | $C_{OUT}$ | Output Pin Capacitance | | | 8 | 10 | pF | #### Note: <sup>1.</sup> For $\overline{DTA}$ pin, $I_{OZ}$ is measured, but $I_{OH}$ and $V_{OH}$ are not applicable. 2. Typical figures are at 25°C and are for design aid only; not production tested. ### **AC Electrical Characteristics** ### **Clock Timing** **Table 9. Timing Characteristics of Clock** | Sym | Description | Test Conditions | Min | Тур | Max | Units | |------------------|-------------------------------|-----------------|-----|-----|-----|-------| | $t_{CP}$ | Clock Period | | 220 | 244 | | ns | | t <sub>CTT</sub> | Clock Transition Time | | | 20 | | ns | | t <sub>CPL</sub> | CP Pulse Width Low | | 110 | 122 | 150 | ns | | t <sub>CPH</sub> | CP Pulse Width High | | 95 | 122 | 150 | ns | | t <sub>FSW</sub> | Frame Pulse Width | | | 244 | | ns | | t <sub>FSS</sub> | Frame Signal Setup Time | | 20 | | | ns | | t <sub>FSH</sub> | Frame Signal Hold Time | | 20 | | | ns | | t <sub>CFH</sub> | CP Pulse Hold Time for Frame | | 20 | | | ns | | t <sub>CFS</sub> | CP Pulse Setup Time for Frame | | 20 | | | ns | #### Note: - 1. Contents of Connection Memory are not lost if the clock stops. - 2. Typical figures are at 25°C and are for design aid only; not production tested. Figure 8. Timing Diagram of Frame Figure 9. Timing Diagram of Clock #### **Serial Streams** **Table 10. Timing Characteristics of Serial Streams** | Sym | Description | Test Condition | Min | Тур | Max | Units | |----------------------|--------------------------------|--------------------------------|-----|-----|-----|-------| | t <sub>saz</sub> | STo0/7 Delay-Active to High Z | $R_{L}=1k\Omega$ $C_{L}=150pF$ | | 25 | 80 | ns | | t <sub>sza</sub> | STo0/7 Delay-High Z to Active | $C_L=150pF$ | | 30 | 125 | ns | | t <sub>saa</sub> | STo0/7 Delay-Active to Active | $C_L = 150 pF$ | | 25 | 125 | ns | | t <sub>soh</sub> | STo0/7 Hold Time | $R_{L}=1k\Omega$ $C_{L}=150pF$ | 10 | | | ns | | t <sub>OED</sub> | Output Driver Enable Delay | $C_L=150pF$ | | 20 | 125 | ns | | t <sub>XCH</sub> | External Control Hold Time | $C_L=150pF$ | 0 | 25 | | ns | | t <sub>XCD</sub> | External Control Delay | | | 25 | 110 | ns | | t <sub>ss</sub> | Serial Input Setup Time | | 10 | -10 | | ns | | $t_{_{\mathrm{SH}}}$ | Serial Input Hold Time - 8980 | | 25 | 20 | | ns | | | Serial Input Hold Time - 8980L | | 30 | 25 | | ns | **Note:** Typical figures are at 25°C and are for design aid only; not production tested. Figure 10. Timing Diagram of Serial Output and External Clock Figure 11. Timing Diagram of Output Driver Enable Figure 12. Timing Diagram of Serial Input Figure 13. Timing Diagram of CSTo and Output Data Stream #### **Processor Bus** **Table 11. Timing Characteristics of Processor Bus** | Sym | Description | Test Conditions | Min | Тур | Max | Units | |------------------|---------------------------------------------------------|------------------------------|-----|-----|------|-------| | t <sub>CSS</sub> | Chip Select Setup Time | | 0 | 20 | | ns | | t <sub>RWS</sub> | Read/Write Setup Time | | 10 | 25 | | ns | | t <sub>ADS</sub> | Address Setup Time | | 10 | 25 | | ns | | | Data Acknowledge Delay: | C <sub>L</sub> =150pF | | | | | | t <sub>AKD</sub> | - Access Connection Memory/Control<br>Registers (8980) | | | 50 | 100 | ns | | | - Access Connection Memory/Control<br>Registers (8980L) | | | 70 | 120 | ns | | | - Access Data Memory | | | 560 | 1200 | ns | | t <sub>ws</sub> | Write Data Setup Time | | 20 | | | ns | | t <sub>RDS</sub> | Read Data Setup Time | $C_L=150pF$ | 10 | | | ns | | , | Data Hold Time Read | $R_L=1k\Omega$ , $C_L=150pF$ | | 20 | | ns | | t <sub>DH</sub> | Write | | 10 | | | ns | | t <sub>RDZ</sub> | Read Data to High Impedance | $R_L=1k\Omega$ , $C_L=150pF$ | | 50 | 90 | ns | | t <sub>CSH</sub> | Chip Select Hold Time | | 0 | 20 | | ns | | t <sub>RWH</sub> | Read/Write Hold Time | | 10 | 20 | | ns | | t <sub>ADH</sub> | Address Hold Time | | 10 | 20 | | ns | | t <sub>AKH</sub> | Acknowledge Hold Time - 8980 | $R_L=1k\Omega, C_L=150pF$ | | 40 | 80 | ns | | | Acknowledge Hold Time - 8980L | | | 60 | 100 | ns | Typical figures are at 25°C and are for design aid only; not production tested. Figure 14. Timing Diagram of Processor Bus Figure 16. J/JE (44-Pin PLCC) ### Notes ### Pericom Technology Inc. Email: support@pti.com.cn Web-Site: www.pti.com.cn, www.pti-ic.com China: No. 20 Building, 3/F, 481 Guiping Road, Shanghai, 200233, China Tel: (86)-21-6485 0576 Fax: (86)-21-6485 2181 Asia Pacific: Unit 1517, 15/F, Chevalier Commercial Centre, 8 Wang Hoi Rd, Kowloon Bay, Hongkong Tel: (852)-2243 3660 Fax: (852)-2243 3667 **U.S.A.**: 2380 Bering Drive, San Jose, California 95131, USA Tel: (1)-408-435 0800 Fax: (1)-408-435 1100 Pericom Technology Incorporation reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. Pericom Technology does not assume any responsibility for use of any circuitry described other than the circuitry embodied in Pericom Technology product. The company makes no representations that circuitry described herein is free from patent infringement or other rights, of Pericom Technology Incorporation.