## UT54ACS109E

## **Radiation-Hardened Dual J-K Flip-Flops**

January 2004 www.aeroflex.com/radhard

## FEATURES

- 0.6µm CRH CMOS Process - Latchup immune
- High speed
- Low power consumption
- Wide operating power supply of 3.0V to 5.5V
- Available QML Q or V processes
- 16-lead flatpack

## DESCRIPTION

The UT54ACS109E is a dual J- $\overline{K}$  positive triggered flip-flop. A low level at the preset or clear inputs sets or resets the outputs regardless of the other input levels. When preset and clear are inactive (high), data at the J and  $\overline{K}$  input meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Following the hold time interval, data at the J and  $\overline{K}$  input can be changed without affecting the levels at the outputs. The flip-flops can perform as toggle flip-flops by grounding  $\overline{K}$  and tying J high. They also can perform as D flip-flops if J and  $\overline{K}$  are tied together.

The devices are characterized over full military temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C.

## FUNCTION TABLE

| INPUTS |     |            |   |   | OUTPUT         |                |
|--------|-----|------------|---|---|----------------|----------------|
| PRE    | CLR | CLK        | J | ĸ | Q              | Q              |
| L      | Н   | Х          | Х | Х | Н              | L              |
| н      | L   | Х          | Х | Х | L              | н              |
| L      | L   | х          | Х | Х | H <sup>1</sup> | H <sup>1</sup> |
| н      | Н   | $\uparrow$ | L | L | L              | Н              |
| н      | Н   | $\uparrow$ | н | L | Toggle         |                |
| н      | Н   | $\uparrow$ | L | н | No Change      |                |
| н      | Н   | $\uparrow$ | н | Н | н              | L              |
| Н      | Н   | L          | Х | Х | No Change      |                |

Note:

1. The output levels in this configuration are not guaranteed to meet the minimum levels for  $V_{OH}$  if the lows at preset and clear are near  $V_{IL}$  maximum. In addition, this configuration is nonstable; that is, it will not persist when either preset or clear returns to its inactive (high) level.



## **PINOUTS**



## LOGIC SYMBOL



Note:

1. Logic symbol in accordance with ANSI/IEEE standard 91-1984 and IEC Publication 617-12.

## LOGIC DIAGRAM



## **RADIATION HARDNESS SPECIFICATIONS**<sup>1</sup>

| PARAMETER                  | LIMIT  | UNITS                   |
|----------------------------|--------|-------------------------|
| Total Dose                 | 1.0E6  | rads(Si)                |
| SEU Threshold <sup>2</sup> | 80     | MeV-cm <sup>2</sup> /mg |
| SEL Threshold              | 120    | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence            | 1.0E14 | n/cm <sup>2</sup>       |

Notes: 1. Logic will not latchup during radiation exposure within the limits defined in the table. 2. Device storage elements are immune to SEU affects.

## ABSOLUTE MAXIMUM RATINGS

| SYMBOL           | PARAMETER                                           | LIMIT                     | UNITS |
|------------------|-----------------------------------------------------|---------------------------|-------|
| V <sub>DD</sub>  | Supply voltage                                      | -0.3 to 7.0               | V     |
| V <sub>I/O</sub> | Voltage any pin                                     | 3 to V <sub>DD</sub> + .3 | V     |
| T <sub>STG</sub> | Storage Temperature range                           |                           | °C    |
| T <sub>J</sub>   | Maximum junction temperature                        | +175                      | °C    |
| T <sub>LS</sub>  | Lead temperature (soldering 5 seconds)              | +300                      | °C    |
| $\Theta_{ m JC}$ | Θ <sub>JC</sub> Thermal resistance junction to case |                           | °C/W  |
| II               | DC input current                                    |                           | mA    |
| P <sub>D</sub>   | P <sub>D</sub> Maximum power dissipation            |                           | W     |

Note:

Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these
or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods
may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL          | PARAMETER             | LIMIT                | UNITS |
|-----------------|-----------------------|----------------------|-------|
| V <sub>DD</sub> | Supply voltage        | 3.0 to 5.5           | V     |
| V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V     |
| T <sub>C</sub>  | Temperature range     | -55 to + 125         | °C    |

## DC ELECTRICAL CHARACTERISTICS FOR THE UT54ACS109E<sup>7</sup>

(  $V_{DD} = 3.0V$  to 5.5V;  $V_{SS} = 0V^6$ ; -55°C < T<sub>C</sub> < +125°C)

| SYMBOL             | Description                                 | CONDITION                     | VDD  | MIN  | МАХ  | UNIT |
|--------------------|---------------------------------------------|-------------------------------|------|------|------|------|
| V <sub>IL</sub>    | Low-level input voltage <sup>1</sup>        |                               | 3.0V |      | 0.9  | V    |
|                    |                                             |                               | 5.5V |      | 1.65 |      |
| V <sub>IH</sub>    | High-level input voltage <sup>1</sup>       |                               | 3.0V | 2.1  |      | V    |
|                    |                                             |                               | 5.5V | 3.85 |      |      |
| I <sub>IN</sub>    | Input leakage current                       | $V_{IN} = V_{DD}$ or $V_{SS}$ | 5.5V | -1   | 1    | μΑ   |
| V <sub>OL</sub>    | Low-level output voltage <sup>3</sup>       | $I_{OL} = 100 \mu A$          | 3.0V |      | 0.25 | V    |
|                    |                                             |                               | 4.5V |      | 0.25 |      |
| V <sub>OH</sub>    | High-level output voltage <sup>3</sup>      | $I_{OH} = -100 \mu A$         | 3.0V | 2.75 |      | V    |
|                    |                                             |                               | 4.5V | 4.25 |      |      |
| I <sub>OS</sub>    | Short-circuit output current <sup>2,4</sup> | $V_{O} = V_{DD}$ and $V_{SS}$ | 3.0V | -100 | 100  | mA   |
|                    |                                             |                               | 5.5V | -200 | 200  | 7    |
| I <sub>OL</sub>    | Low level output current <sup>9</sup>       | $V_{IN} = V_{DD}$ or $V_{SS}$ | 3.0V | 6    |      | mA   |
|                    |                                             | $V_{OL} = 0.4 V$              | 5.5V | 8    |      |      |
| I <sub>OH</sub>    | High level output current <sup>9</sup>      | $V_{IN} = V_{DD}$ or $V_{SS}$ | 3.0V |      | -6   | mA   |
|                    |                                             | $V_{OH} = V_{DD} - 0.4V$      | 5.5V |      | -8   |      |
| P <sub>total</sub> | Power dissipation <sup>2, 8</sup>           | $C_L = 50 pF$                 | 5.5V |      | 2.9  | mW/  |
|                    |                                             |                               | 3.0V |      | 0.8  | MHz  |
| I <sub>DDQ</sub>   | Quiescent Supply Current                    | $V_{IN} = V_{DD}$ or $V_{SS}$ | 5.5V |      | 10   | μΑ   |
| C <sub>IN</sub>    | Input capacitance <sup>5</sup>              | f = 1MHz                      | 0V   |      | 15   | pF   |
| C <sub>OUT</sub>   | Output capacitance <sup>5</sup>             | f = 1MHz                      | 0V   |      | 15   | pF   |

Notes:

1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions:  $V_{IH} = V_{IH}(min) + 20\%$ , - 0%;  $V_{IL} = V_{IL}(max) + 0\%$ , - 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to  $V_{IH}(min)$  and  $V_{IL}(max)$ .

2. Supplied as a design limit but not guaranteed or tested.

3. Per MIL-PRF-38535, for current density ≤5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765pF/ MHz.

4. Not more than one output may be shorted at a time for maximum duration of one second. 5. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and  $V_{SS}$  at frequency of 1MHz and a signal amplitude of 50mV rms maximum. 6. Maximum allowable relative shift equals 50mV.

7. All specifications valid for radiation dose  $\leq$  1E6 rads(Si) per MIL-STD-883 Method 1019 Condition B.

Power dissipation specified per switching output.
 This value is guaranteed based on characterization data, but not tested.

# AC ELECTRICAL CHARACTERISTICS FOR THE UT54ACS109E<sup>2</sup> (V<sub>DD</sub> = 3.0V to 5.5V; V<sub>SS</sub> = 0V <sup>1</sup>, -55°C < T<sub>C</sub> < +125°C)

| SYMBOL            | PARAMETER                                                                                              |               | V <sub>DD</sub>         | MINIMUM | MAXIMUM | UNIT |
|-------------------|--------------------------------------------------------------------------------------------------------|---------------|-------------------------|---------|---------|------|
| t <sub>PLH1</sub> | CLK to Q, $\overline{Q}$                                                                               | $C_L = 30 pF$ | 3.0V & 3.6V             | 4       | 23      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 4       | 19      |      |
|                   |                                                                                                        | $C_L = 50 pF$ | 3.0V & 3.6V             | 4       | 27      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 4       | 23      |      |
| t <sub>PHL1</sub> | CLK to Q, $\overline{Q}$                                                                               | $C_L = 30 pF$ | 3.0V & 3.6V             | 5       | 27      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 5       | 23      |      |
|                   |                                                                                                        | $C_L = 50 pF$ | 3.0V & 3.6V             | 5       | 31      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 5       | 27      |      |
| t <sub>PLH2</sub> | PRE to Q                                                                                               | $C_L = 30 pF$ | 3.0V & 3.6V             | 1       | 16      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 1       | 12      |      |
|                   |                                                                                                        | $C_L = 50 pF$ | 3.0V & 3.6V             | 1       | 20      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 1       | 16      |      |
| t <sub>PHL2</sub> | $\overline{PRE}$ to $\overline{Q}$                                                                     | $C_L = 30 pF$ | 3.0V & 3.6V             | 1       | 19      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 1       | 15      |      |
|                   |                                                                                                        | $C_L = 50 pF$ | 3.0V & 3.6V             | 1       | 23      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 1       | 19      |      |
| t <sub>PLH3</sub> | $\overline{\text{CLR}}$ to $\overline{\text{Q}}$                                                       | $C_L = 30 pF$ | 3.0V & 3.6V             | 2       | 16      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 2       | 12      |      |
|                   |                                                                                                        | $C_L = 50 pF$ | 3.0V & 3.6V             | 2       | 20      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 2       | 16      |      |
| t <sub>PHL3</sub> | CLR to Q                                                                                               | $C_L = 30 pF$ | 3.0V & 3.6V             | 2       | 19      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 2       | 15      |      |
|                   |                                                                                                        | $C_L = 50 pF$ | 3.0V & 3.6V             | 2       | 23      | ns   |
|                   |                                                                                                        |               | 4.5V & 5.5V             | 2       | 19      |      |
| f <sub>MAX</sub>  | Maximum clock frequency                                                                                | $C_L = 50 pF$ | 3.0V, 4.5V, and<br>5.5V |         | 62      | MHz  |
| t <sub>SU1</sub>  | $\overline{PRE} \text{ or } \overline{CLR} \text{ inactive setup time} \\ \text{before } CLK \uparrow$ | $C_L = 50 pF$ | 3.0V, 4.5V, and<br>5.5V | 5       |         | ns   |

| t | SU2             | Data setup time before CLK ↑                                 | $C_L = 50 pF$ | 3.0V, 4.5V, and<br>5.5V | 5 | ns |
|---|-----------------|--------------------------------------------------------------|---------------|-------------------------|---|----|
| 1 | $t_{\rm H}^{3}$ | Data hold time after CLK ↑                                   | $C_L = 50 pF$ | 3.0V, 4.5V, and<br>5.5V | 3 | ns |
|   | t <sub>W</sub>  | Minimum pulse width<br>PRE or CLR low<br>CLK high<br>CLK low | $C_L = 50 pF$ | 3.0V, 4.5V, and<br>5.5V | 8 | ns |

 Notes:

 1. Maximum allowable relative shift equals 50mV.

 2. All specifications valid for radiation dose ≤ 1E6 rads(Si) per MIL-STD-883 Method 1019 Condition B.

 3. Based on characterization, hold time (t<sub>H</sub>) of 0ns can be assumed if data setup time (t<sub>SU2</sub>) is ≥10ns. This is guaranteed, but not tested



Packaging

### **Ordering Information UT54ACS109E**



Notes:

- 1. Lead finish (A, C, or X) must be specified.
- 2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- If all A is specified when ordering, then the part marking win match the read missi and win be effect a (solider) of C (gold).
   Military Temperature Range flow per Aeroflex Manufacturing Flows Document. Devices have 48 hours of burn-in and are test at -55°C, room temperature, and 125°C. Radiation characterisitics are neither tested nor guaranteed and may not be specified.



Notes:

- 1. Lead finish (A, C, or X) must be specified.
- 2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Total dose radiation must be specified when ordering. QML V is not available without radiation testing.
- 4. Device type 02 is only offered with a TID tolerance guarantee of 3E5 rads(Si) or 1E6 rads(Si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition B. Device type 03 is only offered with a TID tolerance guarantee of 1E5 rads(Si), 3E5 rads(Si), and 5E5 rads(Si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A.

#### COLORADO

Toll Free: 800-645-8862 Fax: 719-594-8468 **INTERNATIONAL** Tel: 805-778-9229 Fax: 805-778-1980

**SE AND MID-ATLANTIC** Tel: 321-951-4164 Fax: 321-951-4254 **WEST COAST** Tel: 949-362-2260 Fax: 949-362-2266 Tel: 603-888-3975 Fax: 603-888-4585 CENTRAL

Tel: 719-594-8017 Fax: 719-594-8468

NORTHEAST

www.aeroflex.com info-ams@aeroflex.com

Aeroflex Colorado Springs (Aeroflex) reserves the right to make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties.

Our passion for performance is defined by three attributes represented by these three icons: solution-minded, performance-driven and customer-focused

