

## Full Bridge Power Amplifier

#### **FEATURES**

- Precision Current Control
- ±450mA Load Current
- 1.2V Typical Total Vsat at 450mA
- Programmable Over-Current Control
- Range Control for 4:1 Gain Change
- Compensation Adjust Pin for Range Bandwidth Control
- Inhibit Input and UVLO
- 3V to 15V Operation
- 12mA Quiescent Supply Current

#### **DESCRIPTION**

The UC3178 full-bridge power amplifier, rated for continuous output current of 0.45 Amperes, is intended for use in demanding servo applications. This device includes a precision current sense amplifier that senses load current with a single resistor in series with the load. The UC3178 is optimized to consume a minimum of supply current, and is designed to operate in both 5V and 12V systems. The power output stages have a low saturation voltage and are protected with current limiting and thermal shutdown. When inhibited, the device will draw less than 1.5mA of total supply current.

Auxiliary functions on this device include a load current sensing and rectification function that can be configured with the device's over-current comparator to provide tight control on the maximum commanded load current. The closed loop transconductance of the configured power amplifier can be switched between a high and low range with a single logic input. The 4:1 change in gain can be used to extend the dynamic range of the servo loop. Bandwidth variations that would otherwise result with the gain change can be controlled with a compensation adjust pin.

This device is packaged a power PLCC, "QP" package which maintains a standard 28-pin outline, but with 7 pins along one edge directly tied to the die substrate for improved thermal performance.

#### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS**

| Input Supply Voltage, (VIN(+), Vc(+))  |                            |
|----------------------------------------|----------------------------|
| O/C Sense, Logic Inputs, and REF Inpu  | t                          |
| Maximum forced voltage                 |                            |
| Maximum forced current                 | ±10mA                      |
| A & B Amplifier Inputs                 | -0.3V to $(VIN(+) + 1.0V)$ |
| O/C Indicate Open Collector Output Vol | tage 20V                   |
| A and B Output Currents(continuous)    |                            |
| Source                                 | Internally Limited         |
| Sink                                   | 0.6A                       |
| Output Diode Current (pulsed)*         | 0.5A                       |
| O/C Ind Output Current(continuous)     |                            |
| Operating Junction Temperature         |                            |
| Operating Junction Temperature         | + 150 6                    |
| Storage Temperature                    |                            |

\*Notes: Unless otherwise indicated, voltages are referenced to ground and currents are positive into, negative out of, the specified terminals, "Pulsed" is defined as a less than 10% duty cycle pulse with a maximum duration of 500us.

#### THERMAL DATA

QP package: (see packaging section of UICC data book for more details on thermal performance)

Thermal Resistance Junction to Leads,  $\theta jl \dots 15^{\circ}C/W$  Thermal Resistance Junction to Ambient,  $\theta ja \dots 30-40^{\circ}C/W$ 

Note: The above numbers for  $\theta$ jl are maximums for the limiting thermal resistance of the package in a standard mounting configuration. The  $\theta$ ja numbers are meant to be guidelines for the thermal performance of the device/pc-board system. All of the above numbers assume no ambient airflow.

#### **CONNECTION DIAGRAM**

| PLCC - 28 (Top View) | PACKAGE PIN FUNCTION |     |  |  |
|----------------------|----------------------|-----|--|--|
| QP Package           | FUNCTION             | PIN |  |  |
|                      | Inhibit              | 1   |  |  |
|                      | O/C Force            | 2   |  |  |
|                      | O/C Sense            | 3   |  |  |
|                      | Range                | 4   |  |  |
|                      | C/S(+)               | 5   |  |  |
|                      | Comp Adj             | 6   |  |  |
|                      | O/C Ind              | 7   |  |  |
| 4 3 2 1 28 27 26     | AIN(+)               | 8   |  |  |
| 5 25                 | AIN(-)               | 9   |  |  |
| 16 24                | Vc(+) Supply         | 10  |  |  |
| 11                   | A Output             | 11  |  |  |
| [ ] 7 23]            | Pwr Gnd              | 12  |  |  |
| [ [ 8 22 ]           | Pwr Gnd              | 13  |  |  |
| [ [ 9 21 ]           | Pwr Gnd              | 14  |  |  |
| [10 20]              | Pwr Gnd              | 15  |  |  |
| 19                   | Pwr Gnd              | 16  |  |  |
| 12 13 14 15 16 17 18 | Pwr Gnd              | 17  |  |  |
|                      | Pwr Gnd              | 18  |  |  |
|                      | B Output             | 19  |  |  |
|                      | VIN(+)               | 20  |  |  |
|                      | BIN(-)               | 21  |  |  |
|                      | Bin(+)               | 22  |  |  |
|                      | REF Input            | 23  |  |  |
|                      | C/S(-)               | 24  |  |  |
|                      | C/S Out              | 25  |  |  |
|                      | IDIF Out             | 26  |  |  |
|                      | IDIF REF             | 27  |  |  |
|                      | Ground               | 28  |  |  |

# **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated specifications hold for $TA = 0^{\circ}C$ to $70^{\circ}C$ , VC(+) = VIN(+) = 12V, REF Input = VIN(+)/2, O/C Input & Inhibit Input = 0V.

| PARAMETER                     | TEST CONDITIONS                         | MIN  | TYP  | MAX  | UNITS |
|-------------------------------|-----------------------------------------|------|------|------|-------|
| Input Supply                  |                                         | •    | •    | •    | -     |
| VIN (+)Supply Current         |                                         |      | 12   | 16   | mA    |
| Vc(+) Supply Current          | IOUT = OA                               |      | 1.2  | 2.0  | mA    |
| Total Supply Current          | Supplies = 5V,IOUT = OA                 |      | 12   | 16   | mA    |
|                               | Supplies = 12V,Iout = OA                |      | 13   | 18   | mA    |
| VIN(+) UVLO Threshold         | low to high                             |      | 2.6  | 2.8  | V     |
| UVLO Threshold Hysterisis     |                                         |      | 300  |      | mV    |
| Over-Current (O/C) Comparator |                                         |      |      |      |       |
| Input Bias Current            | V input = 0.8V                          | -1.0 | 01   |      | μΑ    |
| Thresholds                    | low to high                             | 0.97 | 1.0  | 1.03 | V     |
| Threshold Hysterisis          |                                         | 85   | 100  | 115  | mV    |
| O/C IND Vsat                  | IOUT = 5mA, V input low                 |      | 0.2  | 0.45 | V     |
| O/C IND Leakage               | Vout = 20V                              |      |      | 5.0  | μΑ    |
| Power Amplifiers A and B      |                                         | •    |      | •    | -     |
| Input Offset Voltage          | A Amplifier, Vcм = 6V                   |      |      | 4.0  | mV    |
|                               | B Amplifier, Vcм = 6V                   |      |      | 12.0 | mV    |
| Input Bias Current            | Vcm = 6V                                | -500 | -50  |      | μΑ    |
| CMRR                          | Vcm = 0.5 to 13V, Supplies = 15V        | 70   | 90   |      | dB    |
| PSRR                          | Vin(+) = 4  to  15V, Vcm = 1.5V         | 70   | 90   |      | dB    |
| Large Signal Voltage Gain     | Supplies = 12V, Vout = 1V, Iout = 300mA |      |      |      |       |
|                               | to Vout = 10.5V, lout = -300mA          | 3.0  | 15.0 |      | V/mV  |

| PARAMETER                            | TEST CONDITIONS                                         | MIN   | TYP  | MAX   | UNITS    |
|--------------------------------------|---------------------------------------------------------|-------|------|-------|----------|
| Power Amplifiers A & B (cont.)       |                                                         |       |      |       |          |
| Gain Bandwith Product                | A Amplifier                                             |       | 2.0  |       | MHz      |
|                                      | B Amplifier                                             |       | 1.0  |       | MHz      |
| Slew Rate                            |                                                         |       | 1.0  |       | V/μs     |
| High-Side Current Limit              |                                                         | 0.45  | 0.65 |       | Α        |
| Output Saturation Voltage            | High-Side, lout = -100mA                                |       | 0.75 |       | V        |
| •                                    | High-Side, Iout = -300mA                                |       | 0.85 |       | V        |
|                                      | High-Side, Iout = -450mA                                |       | 0.9  |       | V        |
|                                      | Low-Side, Iout = 100mA                                  |       | 0.2  |       | V        |
|                                      | Low-Side, Iout = 300mA                                  |       | 0.25 |       | V        |
|                                      | Low-Side, IouT = 450mA                                  |       | 0.30 |       | V        |
|                                      | Total Vsat, Iout = 100mA                                |       | 0.95 | 1.2   | V        |
|                                      | Total Vsat, Iou⊤ = 300mA                                |       | 1.05 | 1.4   | V        |
|                                      | Total Vsat, Iou⊤ = 450mA                                |       | 1.25 | 1.6   | V        |
| High-Side Diode, Vf                  | ID = 450mA                                              |       | 1.30 |       | V        |
| Current Sense Amplifier              |                                                         | •     | l    | ·!·   | •        |
| Input Offset Voltage                 | Vcm = 6V, Low range mode                                |       |      | 2.0   | mV       |
| , ,                                  | High range mode                                         |       |      | 4.0   | mV       |
| Input Offset Change                  | VcM = -1V to 13V, Supplies = 12V, Low Range Mode        |       |      | 2000  | μV/V     |
| with Common Mode Input               | Vcm = -1V to 13V, Supplies = 12V, High Range Mode       |       |      | 4000  | μV/V     |
| Voltage Gain                         | VDIFF = +1.0 to -1.0V, Vcm = 6V, High Range Mode        | 0.485 | 0.50 | 0.515 | · V/V    |
| S                                    | VDIFF = +1.0 to -1.0V, Vcm = 6V, Low Range Mode         | 1.95  | 2.0  | 2.05  | V/V      |
| Saturation Voltage                   | Low-Side, lout = 1mA                                    |       | 0.1  | 0.3   | V        |
| 3 3                                  | High-Side, Iout = -1mA, Referenced to = VIN(+)          |       | 0.1  | 0.3   | V        |
| Input Bias Current at Ref. Input     | (REF Input - C/S(+))/48kohms, Tj = 25°C                 | 15    | 21   | 27    | μA/V     |
| Load Current Sense and Rectification |                                                         |       |      |       | •        |
| Sense Buffer Offset Voltage          | REF Input to IDIF REF, IOUT = ±1mA                      |       |      | 10    | mV       |
| Sense Buffer CMRR                    | IOUT = ±1mA, REF Input = 2V to 10V                      | 70    | 90   |       | dB       |
| IDIF REF to IDIF Out Current         | IDIF = $\pm 100\mu$ A, IDIF Out = 1V                    | 0.95  | 1.0  | 1.05  | A/A      |
| Ratio                                | $IDIF = \pm 1 \text{mA}$ , $IDIF Out = 1 \text{V}$      | 0.94  | 1.0  | 1.06  | A/A      |
| IDIF Out Supply Sensitivity          | IDIF Out = $\pm$ 1mA, Vin(+) = 4V to 15V,REF Input = 2V |       | 1.0  | 5.0   | μΑ/V     |
| IDIF Out Common Mode Sensitivity     | IOUT = ±1mA, REF Input = 2V to10V, IDIF Out = 1V        |       |      |       |          |
| (delta IDIF Out/delta REF Input)     | ·                                                       |       | 1.0  | 5.0   | μΑ/V     |
| Auxiliary Functions                  |                                                         |       |      |       |          |
| Inhibit Input Threshold              |                                                         | 0.6   | 1.1  | 1.7   | V        |
| Inhibit Input Current                | Inhibit Input = 1.7V                                    | -1.0  | -0.5 |       | μΑ       |
| O/C Force Input Threshold            | •                                                       | 0.6   | 1.1  | 1.7   | V        |
| O/C Force Input Current              | O/C Force Input = 1.7V                                  |       | 50   | 100   | μΑ       |
| Range Input Threshold                | •                                                       | 0.6   | 1.1  | 1.7   | V        |
| Range Input Current                  | Range Input = 1.7V                                      |       | 50   | 100   | μΑ       |
| COMP ADJ Pin Saturation              | Range Input = 0V, Pin Current = ±500μA, Referenced      |       |      |       |          |
| Voltage                              | to Aout                                                 |       | 0.02 | 0.1   | V        |
| COMP ADJ Leakage Current             | Range Input = 1.7V, Supplies = 12V                      |       |      |       | <u> </u> |
|                                      | AOUT-VComp Adj = $\pm 6V$                               |       |      | 5.0   | μА       |
| Total Supply Current When Inhibited  | Vin(+) and Vc(+) currents                               |       | 1.0  | 1.5   | mA       |
| Thermal Shutdown Temperature         | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                   |       | 165  |       | °C       |

#### **PIN DESCRIPTIONS:**

**A & B OUT:** Outputs for the A & B power amplifiers, providing differential drive to the load during normal operation. During a UVLO, Inhibit, or O/C condition both of these outputs will be in a high, source only state. High-side diodes are included to catch inductive load currents flowing into these pins, inductive kicks on the low-side are caught by the high-side output transistors.

**AIN(+):** Non-inverting input to the A amplifier. Normally tied to the REF Input when the current sense amplifier is used.

**AIN(-):** Inverting input to the A amplifier. Used as the summing node to close the loop on the overall power amplifier.

**BIN(+):** Non-inverting input to the B amplifier. This pin normally sets the reference point for the differential voltage swing at the load.

**BIN(-):** Inverting input to the B amplifier. Used to program the gain of the B amplifier.

**COMP ADJ:** The compensation adjust pin allows the user to provide an auxiliary compensation network for the A amplifier that is only active when the current sense amplifier is in the low range. With this option, the user can control the change in bandwidth that would otherwise result from the gain change in the feedback loop.

**C/S(+):** The non-inverting input to the current sense amplifier is typically tied to the load side of the series current sense resistor. This pin can be pulled below ground during an abrupt load current change with an inductive load. Proper operation of the current sense amplifier will result if this pin does not go below ground by an amount greater than:

(REF Input / 2 ) - 0.3V.

**C/S(-):** The inverting input to the current sense amplifier is typically tied to the connection between the B amplifier output and the current sense resistor that is in series with the load.

**C/S Output:** The output of the current sense amplifier has a 1.5mA current source pull-up and an active NPN pull-down. The output will pull to within 0.3V of either rail with a load current of less than 1mA.

**GND:** Reference point for the internal reference, O/C comparator, and other low-level circuitry.

**IDIF OUT:** Current source output pin. The value of the output current is nominally equal to the magnitude of the current through the IDIF REF pin.

**IDIF REF:** Output of the IDIF sense buffer. Voltage on this pin will track the applied voltage on the REF Input pin. Current through this pin is full wave rectified and appears as a current sourced from the IDIF OUT pin.

**Inhibit**: A high impedance logic input that disables the A and B power amplifiers, the IDIF sense buffer, and the Current Sense amplifier. This input has an internal pull-up that will inhibit the device if the input is left open.

O/C Force: Logic input that forces the O/C condition.

**O/C IND:** Open collector ouput that indicates, with an active low state, an O/C condition.

**O/C Sense:** Input to the Over Current Comparator. When this input is above its 1V threshold the low-side devices of both the A & B power amplifiers will be disabled forcing a high, source only, state at both outputs.

**PWR GND:** Current return for all high level circuitry, this pin should be connected to the same potential as GND.

Range: When this pin is open or at a logic low potential, the current sense amplifier will be in its low range mode. In this mode the voltage gain of the amplifier will be 2. If this pin is brought to a logic high, the gain of the current sense amplifier will change into its high range value of 0.5. This factor of four change in gain will vary the overall transconductance of the power amplifier by the same ratio, with the transconductance being the highest in the high mode. This feature allows improved dynamic range of load current control for a given control input range and resolution.

**REF Input:** Sets the Reference level at the C/S Output, and is normally tied to the system reference level for inputs to the power amplifier.

VIN(+): Provides bias supply to the device. The High-Side drive to the power stages on both the A and B amplifiers is referenced to this pin. The High-side saturation voltages, and UVLO are specified and measured with respect to this supply pin.

Vc(+): This supply pin is the high current supply to the collectors of the high-side NPN output devices on the A and B amplifiers. This supply should be powered whenever the A or B amplifiers are to be activated. This pin can operate approximately 400mV below the Vin(+) supply without affecting the voltage available to the load.

#### **TYPICAL APPLICATION**



Power amplifier transconductance

$$Go = \frac{Il}{Vs} = \frac{RB}{RA} \bullet \frac{1}{AV_{CS} \bullet RS}$$

Peak commanded load current

$$Il_{MAX} = V_{o/c} \bullet \frac{RD}{RS \bullet AV_{CS} \bullet RE}$$

where:

II is the load current

Vs is the input command voltage

AVCS is the current sense amplifier gain

= 2.0 in low range mode

= 0.5 in high range mode

 $V_{O/C}$  is the 1.0V over-current comparator threshold



### PACKAGE OPTION ADDENDUM

29-May-2015

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| UC3178QP         | LIFEBUY | PLCC         | FN                 | 28   | 37             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | 0 to 70      | UC3178QP       |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





29-May-2015

#### FN (S-PQCC-J\*\*)

#### 20 PIN SHOWN

#### PLASTIC J-LEADED CHIP CARRIER



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-018

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity www.ti.com/wirelessconnectivity