## DATA SHEET

## **GENERAL DESCRIPTION**

The 843081I-01 is an Ethernet Clock Multiplier. The 843081I-01 accepts a crystal reference of 19.6MHz - 28MHz. The 843081I-01 has excellent 1ps or lower phase jitter performance, over the 1.875MHz - 20MHz integration range. The 843081I-01 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space.

## **F**EATURES

- One differential LVPECL output
- One crystal oscillator interface: 19.6MHz 28MHz
- Output frequency range: 490MHz 700MHz
- VCO range: 490MHz 700MHz
- RMS phase jitter @ 625MHz using a 25MHz reference (1.875MHz 20MHz): 0.32ps (typical)
- 3.3V or 2.5V operating supply
- -40°C to 85°C ambient operating temperature
- · Available in lead-free RoHS compliant package
- For functional replacement part use 843071

FREQUENCY EXAMPLE FUNCTION TABLE

| Input      | M/N (Multiplier) | Output Frequencies (MHz) |
|------------|------------------|--------------------------|
| XTAL (MHz) |                  | Output Frequencies (MHZ) |
| 20         | 25               | 500                      |
| 25         | 25               | 625                      |
| 28         | 25               | 700                      |

## BLOCK DIAGRAM



**PIN ASSIGNMENT** 

#### TABLE 1. PIN DESCRIPTIONS

| Number  | Name                 | Ту     | ре     | Description                                                                                                           |
|---------|----------------------|--------|--------|-----------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>CCA</sub>     | Power  |        | Analog supply pin.                                                                                                    |
| 2,<br>3 | XTAL_OUT,<br>XTAL_IN | Input  |        | Crystal oscillator interface. XTAL_IN is the input,<br>XTAL_OUT is the output.                                        |
| 4       | V <sub>EE</sub>      | Power  |        | Negative supply pin.                                                                                                  |
| 5       | OE                   | Input  | Pullup | Output enable pin. When HIGH, Q output is enabled.<br>When LOW, forces Q to HiZ state. LVCMOS/LVTTL interface levels. |
| 6, 7    | nQ, Q                | Output |        | Differential clock outputs. LVPECL interface levels.                                                                  |
| 8       | V <sub>cc</sub>      | Power  |        | Core supply pin.                                                                                                      |

NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol              | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------|-----------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>     | Input Capacitance     |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub> | Input Pullup Resistor |                 |         | 51      |         | kΩ    |

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, V <sub>cc</sub>                                | 4.6V                     |
|----------------------------------------------------------------|--------------------------|
| Inputs, V <sub>I</sub>                                         | -0.5V to $V_{cc}$ + 0.5V |
| Outputs, I <sub>o</sub><br>Continuous Current<br>Surge Current | 50mA<br>100mA            |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{J\!A}}$     | 101.7°C/W (0 mps)        |
| Storage Temperature, $T_{STG}$                                 | -65°C to 150°C           |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

### Table 3A. Power Supply DC Characteristics, $V_{_{\rm CC}}$ = $V_{_{\rm CCA}}$ = 3.3V $\pm$ 5%, Ta = -40°C to $85^\circ C$

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>cc</sub>  | Power Supply Current  |                 |         | 72      |         | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         | 12      |         | mA    |
| I <sub>EE</sub>  | Power Supply Current  |                 |         | 78      |         | mA    |

### Table 3B. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>cc</sub>  | Power Supply Current  |                 |         | 60      |         | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         | 12      |         | mA    |
| I <sub>EE</sub>  | Power Supply Current  |                 |         | 73      |         | mA    |

### TABLE 3C. LVCMOS/LVTTL DC Characteristics, V $_{\rm CC}$ = V $_{\rm CCA}$ = 3.3V $\pm$ 5% or 2.5V $\pm$ 5%, Ta = -40°C to 85°C

| Symbol          | Parameter           | Test Conditions                                              | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|--------------------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  | $V_{cc} = 3.3V$                                              | 2       |         | V <sub>cc</sub> + 0.3 | V     |
|                 | Input Fight voltage | $V_{\rm CC} = 2.5 V$                                         | 1.7     |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage   | $V_{cc} = 3.3V$                                              | -0.3    |         | 0.8                   | V     |
|                 |                     | $V_{cc} = 2.5V$                                              | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input High Current  | $V_{\rm CC} = V_{\rm IN} = 3.465 V \text{ or } 2.625 V$      |         |         | 5                     | μA    |
| I <sub>IL</sub> | Input Low Current   | $V_{\rm CC} = 3.465 V \text{ or } 2.625 V, V_{\rm IN} = 0 V$ | -150    |         |                       | μA    |

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cc</sub> - 1.4 |         | V <sub>cc</sub> - 0.9 | V     |
| V <sub>ol</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cc</sub> - 2.0 |         | V <sub>cc</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 1.0                   | V     |

## Table 3D. LVPECL DC Characteristics, V $_{\rm CC}$ = V $_{\rm CCA}$ = 3.3V $\pm$ 5% or 2.5V $\pm$ 5%, Ta = -40°C to 85°C

NOTE 1: Outputs terminated with 50  $\!\Omega$  to V  $_{_{CC}}$  - 2V.

#### TABLE 4. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 | 19.6        |         | 28      | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Drive Level                        |                 |             |         | 1       | mW    |

## Table 5A. AC Characteristics, $V_{_{CC}}$ = $V_{_{CCA}}$ = 3.3V $\pm$ 5%, Ta = -40°C to 85°C

| Symbol                          | Parameter                            | Test Conditions                                 | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------------|-------------------------------------------------|---------|---------|---------|-------|
| f <sub>оυт</sub>                | Output Frequency                     |                                                 | 490     |         | 700     | MHz   |
| tjit(Ø)                         | RMS Phase Jitter (Random);<br>NOTE 1 | 625MHz @ Integration Range:<br>1.875MHz - 20MHz |         | 0.32    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                      | 125     |         | 600     | ps    |
| odc                             | Output Duty Cycle                    | XTAL = 25MHz                                    | 45      |         | 55      | %     |

NOTE 1: Please refer to the Phase Noise Plot following this section.

## Table 5B. AC Characteristics, $V_{_{\rm CC}}$ = $V_{_{\rm CCA}}$ = 2.5V $\pm$ 5%, Ta = -40°C to 85°C

| Symbol                          | Parameter                            | Test Conditions                                 | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------------|-------------------------------------------------|---------|---------|---------|-------|
| f <sub>оит</sub>                | Output Frequency                     |                                                 | 490     |         | 700     | MHz   |
| tjit(Ø)                         | RMS Phase Jitter (Random);<br>NOTE 1 | 625MHz @ Integration Range:<br>1.875MHz - 20MHz |         | 0.39    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                      | 125     |         | 650     | ps    |
| odc                             | Output Duty Cycle                    | XTAL = 25MHz                                    | 45      |         | 55      | %     |

NOTE 1: Please refer to the Phase Noise Plot following this section.

# RENESAS



REVISION C 11/5/15



# **PARAMETER MEASUREMENT INFORMATION**

FEMTOCLOCKS<sup>®</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK MULTIPLIER

## **APPLICATION** INFORMATION

### POWER SUPPLY FILTERING TECHNIQUES

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The 843081I-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC}$  and  $V_{CCA}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 1* illustrates how a 10 $\Omega$  resistor along with a 10 $\mu$ F and a .01 $\mu$ F bypass capacitor should be connected to each V<sub>CCA</sub> pin. The 10 $\Omega$  resistor can also be replaced by a ferrite bead.



FIGURE 1. POWER SUPPLY FILTERING

### **C**RYSTAL INPUT INTERFACE

The 843081I-01 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using an 18pF parallel reso-

nant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



### TERMINATION FOR 3.3V LVPECL OUTPUT

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed



FIGURE 3A. LVPECL OUTPUT TERMINATION

to drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 3B. LVPECL OUTPUT TERMINATION

# RENESAS

### **TERMINATION FOR 2.5V LVPECL OUTPUT**

Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>cc</sub> - 2V. For V<sub>cc</sub> = 2.5V, the V<sub>cc</sub> - 2V is very close to



FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 4C. 2.5V LVPECL TERMINATION EXAMPLE

ground level. The R3 in Figure 4B can be eliminated and the termination is shown in *Figure 4C*.



FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the 843081I-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8430811-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_TYP</sub> = 3.465V \* 78mA = 270.27mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair

Total Power MAX (3.465V, with all outputs switching) = 270.27mW + 30mW = 300.27mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for the devices is 125°C.

The equation for Tj is as follows:  $Tj = \theta_{JA} * Pd_{total} + T_A$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 90.5°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of  $85^{\circ}$ C with all outputs switching is:  $85^{\circ}$ C + 0.300W \* 90.5°C/W = 112°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### TABLE 6. THERMAL RESISTANCE $\theta_{JA}$ FOR 8-PIN TSSOP, FORCED CONVECTION

| θ <sub>JA</sub> by Velocity (Meters per Second) |                       |                      |                        |  |  |
|-------------------------------------------------|-----------------------|----------------------|------------------------|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards     | <b>0</b><br>101.7°C/W | <b>1</b><br>90.5°C/W | <b>2.5</b><br>89.8°C/W |  |  |

3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in *Figure 5.* 



To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination

voltage of V<sub>cc</sub>- 2V.

• For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.9V$ 

 $(V_{CCO_{MAX}} - V_{OH_{MAX}}) = 0.9V$ 

• For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CC\_MAX</sub> - 1.7V

 $(V_{CCO_MAX} - V_{OL_MAX}) = 1.7V$ 

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

 $Pd_{H} = [(V_{OH_{MAX}} - (V_{CC_{MAX}} - 2V))/R_{L}] * (V_{CC_{MAX}} - V_{OH_{MAX}}) = [(2V - (V_{CC_{MAX}} - V_{OH_{MAX}}))/R_{L}] * (V_{CC_{MAX}} - V_{OH_{MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$ 

 $Pd_{L} = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

# **R**ELIABILITY INFORMATION

## TABLE 7. $\boldsymbol{\theta}_{JA} \text{vs.}$ Air Flow Table for 8 Lead TSSOP

| θ <sub>JA</sub> by Velocity (Meters per Second) |                       |                      |                        |  |
|-------------------------------------------------|-----------------------|----------------------|------------------------|--|
| Multi-Layer PCB, JEDEC Standard Test Boards     | <b>0</b><br>101.7°C/W | <b>1</b><br>90.5°C/W | <b>2.5</b><br>89.8°C/W |  |

TRANSISTOR COUNT

The transistor count for 843081I-01 is: 1697



PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP



TABLE 8. PACKAGE DIMENSIONS

| CYMPOL                                           | Millimeters |         |  |  |
|--------------------------------------------------|-------------|---------|--|--|
| SYMBOL                                           | Minimum     | Maximum |  |  |
| Ν                                                | 8           | 3       |  |  |
| А                                                |             | 1.20    |  |  |
| A1                                               | 0.05        | 0.15    |  |  |
| A2                                               | 0.80        | 1.05    |  |  |
| b                                                | 0.19        | 0.30    |  |  |
| С                                                | 0.09        | 0.20    |  |  |
| D                                                | 2.90        | 3.10    |  |  |
| E                                                | 6.40 BASIC  |         |  |  |
| E1                                               | 4.30        | 4.50    |  |  |
| е                                                | 0.65 BASIC  |         |  |  |
| L                                                | 0.45        | 0.75    |  |  |
| α                                                | 0°          | 8°      |  |  |
| aaa                                              |             | 0.10    |  |  |
| Reference Document: JEDEC Publication 95, MO-153 |             |         |  |  |

#### TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking | Package                  | Shipping Packaging | Temperature   |
|-------------------|---------|--------------------------|--------------------|---------------|
| 843081AGI-01LF    | AI01L   | 8 lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 843081AGI-01LFT   | Al01L   | 8 lead "Lead-Free" TSSOP | tape & reel        | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

|                                              | REVISION HISTORY SHEET |          |                                                                                                                                  |          |  |
|----------------------------------------------|------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------|----------|--|
| Rev   Table   Page     Description of Change |                        | Date     |                                                                                                                                  |          |  |
|                                              |                        | 1        | Features Section - corrected RMS Phase Jitter value.                                                                             |          |  |
|                                              | T5A                    | 4        | 3.3V AC Characteristics Table - changed RMS Phase Jitter from 0.26ps typical to 0.32ps typical.                                  |          |  |
| В                                            | T5B                    | 4        | 2.5V AC Characteristics Table - changed RMS Phase Jitter from 0.27ps typical to                                                  | 1/23/06  |  |
|                                              |                        | 5        | 0.39ps typical.<br>Updated Typical Phase Noise Plots.                                                                            |          |  |
|                                              | Т9                     | 14       | Ordering Information Table - added lead-free marking.                                                                            |          |  |
| С                                            | Т9                     | 14<br>16 | Updated datasheet's header/footer with IDT from ICS.<br>Removed ICS prefix from Part/Order Number column.<br>Added Contact Page. | 7/25/10  |  |
| С                                            | Т9                     | 14       | Ordering Information - removed leaded devices.<br>Updated data sheet format.                                                     | 10/15/15 |  |
| С                                            |                        | 1        | Product Discontinuation Notice - Last time buy expires November 2, 2016.<br>PDN# CQ-15-05.                                       | 11/5/15  |  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>