# LXT300 / LXT301 # Integrated T1/E1 Short-Haul Transceivers # General Description The LXT300 and LXT301 are fully integrated transceivers for both North American 1.544 Mbps (T1) and International 2.048 Mbps (E1) applications. Transmit pulse shapes (DSX-1 or E1) are selectable for various line lengths and cable types. The LXT300 provides receive jitter attenuation starting at 3 Hz, and is microprocessor controllable through a serial interface. The LXT301 is pin compatible, but does not provide jitter attenuation or a serial interface. Both transceivers offer a variety of diagnostic features including transmit and receive monitoring. Clock inputs may be derived from an on-chip crystal oscillator or from digital inputs. They use an advanced double-poly, double-metal CMOS process and require only a single 5-volt power supply. # Applications - PCM / Voice Channel Banks - · Data Channel Bank / Concentrator - T1 / E1 multiplexer - Digital Access and Cross-connect Systems (DACS) - Computer to PBX interface (CPI & DMI) - · High-speed data transmission lines - Interfacing Customer Premises Equipment to a CSU - Digital Loop Carrier (DLC) terminals ## Features - · Compatible with most popular PCM framers - · Line driver, data recovery and clock recovery functions - Receive jitter attenuation starting at 3 Hz meets or exceeds AT&T Pub 62411 (LXT300 only) - Minimum receive signal of 500 mV - Selectable slicer levels (E1/DSX-1) for improved SNR - Programmable transmit equalizer shapes pulses to meet DSX-1 pulse template from 0 to 655 ft - Local and remote loopback functions - Transmit Driver Performance Monitor (DPM) output - · Receive Monitor with Loss of Signal (LOS) output - Receiver jitter tolerance 0.4 UI from 40 kHz to 100 kHz - Microprocessor controllable (LXT300 only) - Available in 28-pin DIP or PLCC # LXT300 Block Diagram Figure 1: Pin Assignments Table 1: Pin Descriptions | Pin# | Sym | 1/01 | Name | Description | |------|------|------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | l | MCLK | DI | Master Clock | A 1.544 or 2.048 MHz clock input used to generate internal clocks. Upon Loss of Signal (LOS), RCLK is derived from MCLK. LXT300 Only: If MCLK is not applied, this pin should be grounded. | | 2 | TCLK | DI | Transmit<br>Clock | Transmit clock input. TPOS and TNEG are sampled on the falling edge of TCLK. If TCLK is grounded, the output drivers enter a high-Z state, except during Remote Loopback. | | 3 | TPOS | DI | Transmit<br>Positive Data | Input for positive pulse to be transmitted on the twisted-pair line. | | 4 | TNEG | DI | Transmit<br>Negative Data | Input for negative pulse to be transmitted on the twisted-pair line. | | 5 | MODE | DI | Mode Select<br>(LXT300) | Setting MODE High puts the LXT300 in the Host Mode. In the Host Mode, the serial interface is used to control the LXT300 and determine its status. Setting MODE Low puts the LXT300 in the Hardware (H/W) Mode. In the Hardware Mode, the serial interface is disabled and hard-wired pins are used to control configuration and report status. | | | GND | S | (LXT301) | Tie to Ground. | | 6 | RNEG | DO | Receive<br>Negative Data | Received data outputs. A signal on RNEG corresponds to receipt of a negative pulse on RTIP and RRING. A signal on RPOS corresponds to receipt of a positive pulse on RTIP and RRING. RNEG and RPOS outputs are Non-Return-to-Zero (NRZ). Both outputs are stable and valid on the | | 7 | RPOS | DO | Receive<br>Positive Data | rising edge of RCLK. LXT300 Only: In the Host Mode, CLKE determines the clock edge at which these outputs are stable and valid. In the Hardware Mode both outputs are stable and valid on the rising edge of RCLK. | | 8 | RCLK | DO | Recovered<br>Clock | This is the clock recovered from the signal received at RTIP and RRING. | Table 1: Pin Descriptions - continued | Pin # | Sym | <b>VO</b> 1 | Name | Description | | | | | |-------|--------------|-------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 9 | XTALIN | AI<br>AO | Crystal Input Crystal Output (LXT300) | An external crystal operating at four times the bit rate (6.176 MHz for DSX-1, 8.192 MHz for E1 applications with an 18.7 pF load) is required to enable the jitter attenuation function of the LXT300. These pins may also be used to disable the jitter attenuator by connecting the XTALIN pin to the positive supply through a resistor, and floating the XTALOUT pin. | | | | | | 9 | RT | AI | R Termination (LXT301) | Connect to RV+ through a 1 kΩ resistor. | | | | | | 10 | N/C | - | No Connect (LXT301) | No connection. | | | | | | 11 | DPM | DO | Driver<br>Performance<br>Monitor | DPM goes High when the transmit monitor loop (MTIP and MRING) does not detect a signal for 63 ±2 clock periods. DPM remains High until a signal is detected. | | | | | | 12 | LOS | DO | Loss Of Signal | LOS goes High when 175 consecutive spaces have been detected. LOS returns Low when a mark is detected. | | | | | | 13 | TTIP | AO | Transmit Tip | Differential Driver Outputs. These outputs are designed to drive a 25 $\Omega$ load. | | | | | | 16 | TRING | AO | Transmit Ring | The transmitter will drive $100 \Omega$ shielded twisted-pair cable through a 1:2 step-up transformer without additional components. To drive 75 $\Omega$ coaxial cable, two 2.2 $\Omega$ resistors are required in series with the transformer. | | | | | | 14 | TGND | S | Transmit<br>Ground | Ground return for the transmit drivers power supply TV+. | | | | | | 15 | TV+ | s | Transmit<br>Power Supply | +5 VDC power supply input for the transmit drivers. TV+ must not vary from RV+ by more than ±0.3 V. | | | | | | 17 | MTIP | ΑI | Monitor Tip | These pins are used to monitor the tip and ring transmit outputs. The transceiver can be connected to monitor its own output or the output of another | | | | | | 18 | MRING | AI | Monitor Ring | LXT300 or 301 on the board. LXT300 Only: To prevent false interrupts in the host mode if the monitor is not used, apply a clock signal to one of the monitor pins and tie the other monitor pin to approximately the clock's mid-level voltage. The monitor clock can range from 100 kHz to the TCLK frequency. | | | | | | 19 | RTIP | ΑI | Receive Tip | The AMI signal received from the line is applied at these pins. A center-tapped, center-grounded, 2:1 step-up transformer is required on these pins. | | | | | | 20 | RRING | ΑI | Receive Ring | Data and clock from the signal applied at these pins are recovered and output on the RPOS/RNEG and RCLK pins. | | | | | | 21 | RV+ | s | Receive Power<br>Supply | +5 VDC power supply for all circuits except the transmit drivers. (Transmit drivers are supplied by TV+.) | | | | | | 22 | RGND | S | Receive<br>Ground | Ground return for power supply RV+. | | | | | | | /O column an | tries: | DI - Digital Input | DO = Digital Output AO = Analog Output AI = Analog Input S = Supply | | | | | <sup>1.</sup> I/O column entries: DI = Digital Input, DO = Digital Output, AO = Analog Output, AI = Analog Input, S = Supply. Table 1: Pin Descriptions - continued | Pin # | Sym | 1/01 | Name | Description | |-------|-------|------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | ÎNT | DO | Interrupt<br>(Host Mode) | This LXT300 Host Mode output goes Low to flag the host processor when LOS or DPM go active. INT is an open-drain output and should be tied to power supply RV+ through a resistor. INT is reset by clearing the respective register bit (LOS and/or DPM). | | | EC1 | DI | Equalizer Control 1<br>(H/W Mode) | The signal applied at this pin in the LXT300 Hardware Mode and LXT301 is used in conjunction with EC2 and EC3 inputs to determine shape and amplitude of AMI output transmit pulses. | | 24 | SDI | DI | Serial Data In<br>(Host Mode) | The serial data input stream is applied to this pin when the <i>LXT300</i> operates in the <i>Host Mode</i> . SDI is sampled on the rising edge of SCLK. | | | EC2 | DI | Equalizer Control 2<br>(H/W Mode) | The signal applied at this pin in the LXT300 Hardware Mode and LXT301 is used in conjunction with EC1 and EC3 inputs to determine shape and amplitude of AMI output transmit pulses. | | 25 | SDO | DO | Serial Data Out<br>(Host Mode) | The serial data from the on-chip register is output on this pin in the LXT300 Host Mode. If CLKE is High, SDO is valid on the rising edge of SCLK. If CLKE is Low, SDO is valid on the falling edge of SCLK. This pin goes to a high-impedance state when the serial port is being written to and when CS is High. | | | EC3 | DI | Equalizer Control 3<br>(H/W Mode) | The signal applied at this pin in the LXT300 Hardware Mode and LXT301 is used in conjunction with EC1 and EC2 inputs to determine shape and amplitude of AMI output transmit pulses. | | 26 | ĊŚ | DI | Chip Select<br>(Host Mode) | This input is used to access the serial interface in the <i>LXT300 Host Mode</i> . For each read or write operation, CS must transition from High to Low, and remain Low. | | | RLOOP | DI | Remote Loopback<br>(H/W Mode) | This input controls loopback functions in the LXT300 Hardware Mode and LXT301. Setting RLOOP High enables the Remote Loopback mode. Setting both RLOOP and LLOOP High causes a Reset. | | 27 | SCLK | DI | Serial Clock<br>(Host Mode) | This clock is used in the LXT300 Host Mode to write data to or read data from the serial interface registers. | | | LLOOP | DI | Local Loopback<br>(H/W Mode) | This input controls loopback functions in the LXT300 Hardware Mode and LXT301. Setting LLOOP High enables the Local Loopback Mode. | | 28 | CLKE | DI | Clock Edge<br>(Host Mode) | Setting CLKE High causes RPOS and RNEG to be valid on the falling edge of RCLK, and SDO to be valid on the rising edge of SCLK. When CLKE is Low, RPOS and RNEG are valid on the rising edge of RCLK, and SDO is valid on the falling edge of SCLK. | | | TAOS | DI | Transmit All Ones<br>(H/W Mode) | When High, TAOS causes the LXT300 (Hardware Mode) and LXT301 to transmit a continuous stream of marks at the TCLK frequency. Activating TAOS causes TPOS and TNEG inputs to be ignored. TAOS is inhibited during Remote Loopback. | <sup>1.</sup> I/O column entries: DI = Digital Input, DO = Digital Output, AO = Analog Output, AI = Analog Input, S = Supply. # **FUNCTIONAL DESCRIPTION** ### NOTE This functional description is for design aid only. The LXT300 and 301 are fully integrated PCM transceivers for both 1.544 Mbps (DSX-1) and 2.048 Mbps (E1) applications. Both transceivers allow full-duplex transmission of digital data over existing twisted-pair installations. The first page of this data sheet shows a block diagram of the LXT300; Figure 2 shows the LXT301. The LXT301 is similar to the LXT300, but does not incorporate the Jitter Attenuator and associated Elastic Store, or the serial interface port. The LXT300 and 301 transceivers each interface with two twisted-pair lines (one twisted-pair for transmit, one twisted-pair for receive) through standard pulse transformers and appropriate resistors. ### **POWER REQUIREMENTS** The LXT300 and 301 are low-power CMOS devices. Each operates from a single +5 V power supply which can be connected externally to both the transmitter and receiver. However, the two inputs must be within $\pm$ 0.3 V of each other, and decoupled to their respective grounds separately. Refer to Application Information for typical decoupling circuitry. Isolation between the transmit and receive circuits is provided internally. ## Reset Operation (LXT300 and 301) Upon power up, the transceiver is held static until the power supply reaches approximately 3 V. Upon crossing this threshold, the device begins a 32 ms reset cycle to calibrate the transmit and receive delay lines and lock the Phase Lock Loop to the receive line. A reference clock is required to calibrate the delay lines. The transmitter reference is provided by TCLK. MCLK provides the receiver reference for the LXT301. The crystal oscillator provides the receiver reference in the LXT300. If the LXT300 crystal oscillator is grounded, MCLK is used as the receiver reference clock. The transceiver can also be reset from the Host or Hardware Mode. In Host Mode, reset is commanded by simultaneously writing RLOOP and LLOOP to the register. In Hardware Mode, reset is commanded by holding RLOOP and LLOOP High simultaneously for 200 ns. Reset is initiated on the falling edge of the reset request. In either mode, reset clears and sets all registers to 0 and then begins calibration Figure 2: LXT301 Block Diagram ### RECEIVER The LXT300 and LXT301 receivers are identical except for the Jitter Attenuator and Elastic Store. The following discussion applies to both transceivers except where noted. The signal is received from one twisted-pair line on each side of a center-grounded transformer. Positive pulses are received at RTIP and negative pulses are received at RRING. Recovered data is output at RPOS and RNEG, and the recovered clock is output at RCLK. Refer to the Test Specifications section for receiver timing. The signal received at RPOS and RNEG is processed through the peak detector and data slicers. The peak detector samples the inputs and determines the maximum value of the received signal. A percentage of the peak value is provided to the data slicers as a threshold level to ensure optimum signal-to-noise ratio. For DSX-1 applications (determined by Equalizer Control inputs EC1~EC3 $\neq$ 000) the threshold is set to 70% of the peak value. This threshold is maintained above 65% for up to 15 successive zeros over the range of specified operating conditions. For E1 applications (EC inputs = 000) the threshold is set to 50%. The receiver is capable of accurately recovering signals with up to -13.6 dB of attenuation (from 2.4 V), corresponding to a received signal level of approximately 500 mV. Maximum line length is 1500 feet of ABAM cable (approximately 6 dB). Regardless of received signal level, the peak detectors are held above a minimum level of 300 mV to provide immunity from impulsive noise. After processing through the data slicers, the received signal is routed to the data and clock recovery sections, and to the receive monitor. The receive monitor generates a Loss of Signal (LOS) output upon receipt of 175 consecutive zeros (spaces). The receiver monitor loads a digital counter at the RCLK frequency. The count is incremented each time a zero is received, and reset to zero each time a one (mark) is received. Upon receipt of 175 consecutive zeros the LOS pin goes High, and the RCLK output is replaced with the MCLK. (In the LXT300 only, if MCLK is not supplied the RCLK output will be replaced with the centered crystal clock.) The LOS pin will reset as soon as a one (mark) is received. ## Jitter Attenuation (LXT300 Only) In the LXT300 only, recovered clock signals are supplied to the jitter attenuator and the data latch. The recovered data is passed to the elastic store where it is buffered and synchronized with the dejittered recovered clock (RCLK). Jitter attenuation of the LXT300 clock and data outputs is provided by a Jitter Attenuation Loop (JAL) and an Elastic Store (ES). An external crystal oscillating at 4 times the bit rate provides clock stabilization. Refer to Application Information for crystal specifications. The ES is a 32 x 2-bit register. Recovered data is clocked into the ES with the recovered clock signal, and clocked out of the ES with the dejittered clock from the JAL. When the bit count in the ES is within two bits of overflowing or underflowing, the ES adjusts the output clock by 1/8 of a bit period. The ES produces an average delay of 16 bits in the receive path. ### **TRANSMITTER** The transmitter circuits in the LXT300 and 301 are identical. The following discussion applies to both models. Data received for transmission onto the line is clocked serially into the device at TPOS and TNEG. Input synchronization is supplied by the transmit clock (TCLK). The transmitted pulse shape is determined by Equalizer Control signals EC1 through EC3 as shown in Table 2. Refer to the Test Specifications section for master and transmit clock timing characteristics. Shaped pulses are applied to the AMI line driver for transmission onto the line at TTIP and TRING. Equalizer Control signals are hard-wired to the LXT301. LXT300 Only: Equalizer Control signals may be hardwired in the Hardware Mode, or input as part of the serial data stream (SDI) in the Host Mode. Pulses can be shaped for either 1.544 or 2.048 Mbps applications. DSX-1 applications with 1.544 Mbps pulses can be programmed to match line lengths from 0 to 655 feet of ABAM cable. The LXT300 and 301 also match FCC specifications for CSU applications. Pulses at 2.048 Mbps can drive coaxial or shielded twisted-pair lines using appropriate resistors in line with the output transformer. ### **Driver Performance Monitor** The transceiver incorporates a Driver Performance Monitor (DPM) in parallel with the TTIP and TRING at the output transformer. The DPM output level goes high upon detection of 63 consecutive zeros. It is reset when a one is detected on the transmit line, or when a reset command is received. ### Line Code The LXT300 and 301 transmit data as a 50% AMI line code as shown in Figure 3. Power consumption is reduced by activating the AMI line driver only to transmit a mark. The output driver is disabled during transmission of a space. ### **OPERATING MODES** The LXT300 and 301 transceivers can be controlled through hard-wired pins (Hardware Mode). Both transceivers can also be commanded to operate in one of several diagnostic modes LXT300 Only: The LXT300 can be controlled by a microprocessor through a serial interface (Host Mode). The mode of operation is set by the MODE pin logic level. ## Host Mode Operation (LXT300 Only) To allow a host microprocessor to access and control the LXT300 through the serial interface, MODE is set to 1. The serial interface (SDI/SDO) uses a 16-bit word consisting of an 8-bit Command/Address byte and an 8-bit Data byte. The Test Specifications section shows serial interface data structure/timing. The Host Mode provides a latched Interrupt output (INT) which is triggered by a change in the Loss of Signal (LOS) and/or Driver Performance Monitor (DPM) bits. The Interrupt is cleared when the interrupt condition no longer exists, and the host processor enables the respective bit in the serial input data byte. Host Mode also allows control of the serial data and receive data output timing. The Clock Edge (CLKE) signal determines when these outputs are valid, Figure 3: 50% AMI Coding Diagram relative to the Serial Clock (SCLK) or RCLK as listed in Table 3 The LXT300 serial port is addressed by setting bit A4 in the Address/Command byte, corresponding to address 16. The LXT300 contains only a single output data register so no complex chip addressing scheme is required. The register is accessed by causing the Chip Select $\overline{(CS)}$ input to transition from High to Low. Bit 1 of the serial Address/Command byte provides Read/Write control when the chip is accessed. A logic 1 indicates a read operation, and a logic 0 indicates a write operation. Table 4 lists serial data output bit combinations for each status. Serial data I/O timing characteristics are shown in the Test Specifications section. # Hardware Mode Operation (LXT300 and 301) In Hardware Mode the transceiver is accessed and controlled through individual pins. With the exception of the INT and CLKE functions, Hardware Mode provides all the functions provided in the Host Mode. In the Hardware Mode RPOS and RNEG outputs are valid on the rising edge of RCLK. The LXT301 operates in Hardware Mode at all times. LXT300 Only: To operate in Hardware Mode, MODE must be set Low. Equalizer Control signals (EC1 through EC3) are input on the Interrupt, Serial Data In and Serial Data Outpins. Diagnostic control for Remote Loopback (RLOOP), Local Loopback (LLOOP), and Transmit All Ones (TAOS) modes is provided through the individual pins used to control serial interface timing in the Host Mode. **Table 2: Equalizer Control Inputs** | EC3 | EC2 | EC1 | Line Length <sup>1</sup> | Cable Loss <sup>2</sup> | Application | Bit Rate | |-----|-----|-----|--------------------------|-------------------------|-------------|------------| | 0 | 1 | 1 | 0 ~ 133 ft ABAM | 0.6 dB | | | | 1 | 0 | 0 | 133 ~ 266 ft ABAM | 1.2 dB | | | | 1 | 0 | 1 | 266 ~ 399 ft ABAM | 1.8 dB | DSX-1 | 1.544 Mbps | | 1 | 1 | 0 | 399 ~ 533 ft ABAM | 2.4 dB | | 1 | | 1 | 1 | 1 | 533 ~ 655 ft ABAM | 3.0 dB | | | | 0 | 0 | 0 | ITU Recommendation G. | 703 | El | 2.048 Mbps | | 0 | 1 | 0 | FCC Part 68, Option A | | CSU | 1.544 Mbps | 1. Line length from transceiver to DSX-1 cross-connect point. 2. Maximum cable loss at 772 kHz Table 3: Valid Clock Edges for Data Outputs | CLKE | Output | Clock | Valid Edge | | | |------|--------|-------|------------|--|--| | LOW | RPOS | RCLK | Rising | | | | | RNEG | RCLK | Rising | | | | | SDO | SCLK | Falling | | | | HIGH | RPOS | RCLK | Falling | | | | | RNEG | RCLK | Falling | | | | | SDO | SCLK | Rising | | | Table 4: LXT300 Serial Data Output Bits (See Figure 4) | Bit D5 | Bit D6 | Bit D7 | Status | |--------|--------|--------|---------------------------------------------------------------------------------| | 0 | 0 | 0 | Reset has occurred, or no program input | | 0 | 0 | 1 | TAOS active | | 0 | 1 | 0 | Local Loopback active | | 0 | 1 | 1 | TAOS and Local Loopback active | | 1 | 0 | 0 | Remote Loopback active | | 1 | 0 | 1 | DPM has changed state since last Clear DPM occurred | | 1 | 1 | 0 | LOS has changed state since last Clear LOS occurred | | 1 | 1 | 1 | LOS and DPM have both changed state since last Clear DPM and Clear LOS occurred | Figure 4: LXT300 Serial Interface Data Structure ## **Diagnostic Mode Operation** ### TRANSMIT ALL ONES In Transmit All Ones (TAOS) mode the TPOS and TNEG inputs to the transceiver are ignored. The transceiver transmits a continuous stream of ones when the TAOS mode is activated. TAOS can be commanded simultaneously with Local Loopback, but is inhibited during Remote Loopback. ### REMOTE LOOPBACK In Remote Loopback (RLOOP) mode, the transmit data and clock inputs (TPOS, TNEG and TCLK) are ignored. The RPOS and RNEG outputs are looped back through the transmit circuits and output on TTIP and TRING at the RCLK frequency. Receiver circuits are unaffected by the RLOOP command and continue to output the RPOS, RNEG and RCLK signals received from the twisted-pair line. #### LOCAL LOOPBACK In Local Loopback (LLOOP) mode, the receiver circuits are inhibited. The transmit data and clock inputs (TPOS, TNEG and TCLK) are looped back onto the receive data and clock outputs (RPOS, RNEG and RCLK) through the Rx jitter attenuator. The transmitter circuits are unaffected by the LLOOP command. The TPOS and TNEG inputs (or a stream of ones if the TAOS command is active) will be transmitted normally. LXT300 Only: When used in this mode with a crystal, the transceiver can be used as a stand-alone litter attenuator. ## **APPLICATION INFORMATION** ### NOTE This information is for design aid only. # LXT300 HOST MODE 1.544 MBPS T1 INTERFACE APPLICATION Figure 5 is a typical 1.544 Mbps T1 application. The LXT300 is shown in the Host Mode with a typical T1/ESF framer providing the digital interface with the host controller. Both devices are controlled through the serial interface. An LXP600A Clock Adapter (CLAD) provides the 2.048 MHz system backplane clock, locked to the recovered 1.544 MHz clock signal. The power supply inputs are tied to a common bus with appropriate decoupling capacitors installed (68 $\mu$ F on the transmit side, 1.0 $\mu$ F and 0.1 $\mu$ F on the receive side). Figure 5: Typical LXT300 1.544 Mbps T1 Application (Host Mode) # LXT300 HARDWARE MODE E1 Figure 6 is a typical 2.048 Mbps E1 application. The LXT300 is shown in Hardware Mode with a typical E1/CRC4 framer. Resistors are installed in line with the transmit transformer for loading a 75 $\Omega$ coaxial cable. The in-line resistors are not required for transmission on 120 $\Omega$ shielded twisted-pair lines. As in the T1 application Figure 5, this configuration is illustrated with a crystal in place to enable the LXT300 Jitter Attenuation Loop, and a single power supply bus. The hardwired control lines for TAOS, LLOOP and RLOOP are individually controllable, and the LLOOP and RLOOP lines are also tied to a single control for the Reset function. Figure 6: Typical LXT300 75 Ω E1 Application (Hardware Mode) Table 5: LXT300 Crystal Specifications (External) | Parameter | T1 | E1 | | | | |-----------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--| | Frequency | 6.176 MHz | 8.192 MHz | | | | | | ± 20 ppm @ 25 °C | ±20 ppm @ 25 °C | | | | | Frequency Stability | ± 25 ppm from -40 °C to 85 °C (Ref 25 °C reading) | ± 25 ppm from -40 °C to + 85 °C<br>(Ref 25 °C reading) | | | | | Dullahilin | CL = 11 pF to 18.7 pF, $+\Delta F = 175$ to 195 ppm | CL = 11 pF to 18.7 pF, $+\Delta F = 95$ to 115 pp | | | | | Pullability | $CL = 18.7 \text{ pF to } 34 \text{ pF}, -\Delta F = 175 \text{ to } 195 \text{ ppm}$ | CL = 18.7 pF to 34 pF, $-\Delta F = 95$ to 115 ppm | | | | | Effective series resistance | 40 Ω Maximum | 30 Ω Maximum | | | | | Crystal cut | AT | AT | | | | | Resonance | Parallel | Parallel | | | | | Maximum drive level | 2.0 mW | 2.0 mW | | | | | Mode of operation | Fundamental | Fundamental | | | | | Crystal holder | HC49 (R3W), Co = 7 pF maximum<br>CM = 17 fF typical | HC49 (R3W), Co = 7 pF maximum<br>См = 17 fF typical | | | | ## LXT301 1.544 MBPS T1 INTERFACE APPLICATION Figure 7 is a typical 1.544 Mbps T1 application of the LXT301. The LXT301 is shown with a typical T1/ESF framer. An LXP600A Clock Adapter (CLAD) provides the 2.048 MHz system backplane clock, locked to the recovered 1.544 MHz clock signal. The power supply inputs are tied to a common bus with appropriate decoupling capacitors installed (68 µF on the transmit side, 1.0 µF and 0.1 µF on the receive side). 1.544 MHz CLOCK T1/ESF LXT301 FRAMER **TRANSCEIVER** 220 kΩ NOTE 1 MCLK TAOS **TCLK** TCLK LLOOP TPOS TPOS RLOOP **TNEG** TNEG EC3 GND EC2 RNEG RNEG EC1 0 V **RPOS RPOS RGND RCLK RCLK** RV+ 1.0 uF E1.5i RT RRING 200 Ω 🕏 RTIP N/C LXP600A / 602 2.048 ETI LINE CLAD DPM MRING MHz -**ΥΥΥ** 200 Ω RECEIVE CLKI CLKO MTIP LOS FSI Non-polarized TTIP TRING 1.544 Mbps T1 LINE $0.47\,\mu F$ TRANSMIT **TGND** TV+ 68 µF NOTE 1 THE LXT301 IS COMPATIBLE WITH A WIDE VARIETY OF DIGITAL FRAMING AND SIGNALING DEVICES, INCLUDING THE DS2180A, MT8976, AND F18070. Figure 7: Typical LXT301 1.544 Mbps T1 Application # LXT301 2.048 MBPS E1 INTERFACE APPLICATION Figure 8 is a typical 2.048 Mbps E1 application of the LXT301. The LXT301 is shown with a typical E1/CRC4 framer. Resistors are installed in line with the transmit transformer for loading a 75 $\Omega$ coaxial cable. The in-line resistors are not required for transmission on 120 $\Omega$ shielded twisted-pair lines. As in the T1 application Figure 7, this configuration is illustrated with a single power supply bus. The hard-wired control lines for TAOS, LLOOP and RLOOP are individually controllable, and the LLOOP and RLOOP lines are also tied to a single control for the Reset function. Figure 8: Typical LXT301 75 $\Omega$ E1 Application # **TEST SPECIFICATIONS** ### NOTE Minimum and maximum values in Tables 6 through 13 and Figures 9 through 13 represent the performance specifications of the LXT300/301 and are guaranteed by test except, as noted, by design. **Table 6: Absolute Maximum Ratings** | Parameter | Sym | Min | Max | Units | | |-------------------------------------|----------|------------|-----------|-------|--| | DC supply (referenced to GND) | RV+, TV+ | -0.3 | 6.0 | V | | | Input voltage, any pin <sup>1</sup> | Vin | RGND - 0.3 | RV+ + 0.3 | V | | | Input current, any pin 2 | In | -10 | 10 | mA | | | Storage temperature | Tstg | -65 | 150 | °C | | ### CAUTION Operations at or beyond these limits may result in permanent damage to the device. Normal operation not guaranteed at these extremes. - 1. Excluding RTIP and RRING, which must stay between -6 V and (RV+ + 0.3) V. - 2. Transient currents of up to 100 mA will not cause SCR latch-up. TTIP, TRING, TV+ and TGND can withstand a continuous current of 100 mA. **Table 7: Recommended Operating Conditions** | Parameter | Sym | Min | Тур | Max | Units | Test Conditions | |-------------------------------|----------|------|-----|------|-------|-----------------| | DC supply <sup>1</sup> | RV+, TV+ | 4.75 | 5.0 | 5.25 | V | | | Ambient operating temperature | TA | -40 | 25 | 85 | °C | | Table 8: Electrical Characteristics (Under Recommended Operating Conditions) | Parameter | Sym | Min | Typ¹ | Max | Units | Test Conditions | |---------------------------------------------------------------------|-----|-----|------|-----|-------|-------------------| | High level input voltage <sup>2,3</sup> (pins 1-5, 10, 23-28) | ViH | 2.0 | - | - | V | | | Low level input voltage <sup>2,3</sup> (pins 1-5, 10, 23-28) | VIL | - | - | 0.8 | V | | | High level output voltage <sup>2,3</sup> (pins 6-8, 11, 12, 23, 25) | Vон | 2.4 | | _ | V | Ιουτ = -400 μΑ | | Low level output voltage <sup>2,3</sup> (pins 6-8, 11, 12, 23, 25) | Vol | _ | | 0.4 | v | Iouт = 1.6 mA | | Input leakage current | ILL | -10 | - | +10 | μА | | | Three-state leakage current <sup>2</sup> (pin 25) | I3L | -10 | - | +10 | μА | | | Total power dissipation 4 | PD | - | 620 | _ | mW | 100% ones density | | | | | | | | & maximum line | | | | | | | | length @ 5.25 V | - 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. - 2. Functionality of pins 23 and 25 depends on mode. See Host / Hardware Mode descriptions. - 3. Output drivers will output CMOS logic levels into CMOS loads. - 4. Power dissipation while driving $25\,\Omega$ load over operating temperature range. Includes device and load. Digital input levels are within 10% of the supply rails and digital outputs are driving a 50 pF capacitive load. Table 9: Analog Characteristics (Under Recommended Operating Conditions) | Parameter | | Min | Typ¹ | Max | Units | Test Conditions | |----------------------------------------------|----------------------------------|------|------|-------|--------|-----------------------| | AMI Output Pulse Amplitudes | II Output Pulse Amplitudes DSX-1 | | | 3.6 | ν | measured at the DSX | | | El | 2.7 | 3.0 | 3.3 | V | measured at line side | | Recommended Output Load at T | - | 25 | - | Ω | | | | Jitter added by the transmitter <sup>2</sup> | 10 Hz - 8 kHz | _ | _ | 0.01 | UI | | | | 8 kHz - 40 kHz | - | _ | 0.025 | UI | | | | 10 Hz - 40 kHz | _ | _ | 0.025 | UI | | | | Broad Band | _ | | 0.05 | UI | | | Sensitivity below DSX | (0 dB = 2.4 V) | 13.6 | - | - | dB | | | | | 500 | - | _ | mV | | | Loss of Signal threshold | | | 0.3 | - | V | | | Data decision threshold | DSX-1 | 63 | 70 | 77 | %peak | | | | El | 43 | 50 | 57 | % peak | | | Allowable consecutive zeros bef | 160 | 175 | 190 | | | | | Input jitter tolerance 10 kH | 0.4 | - | _ | UI | | | | Jitter attenuation curve corner fro | equency 3 | - | 3 | - | Hz | | <sup>1.</sup> Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. Table 10: LXT300 Receive Timing Characteristics (See Figure 9) | Parameter Receive clock duty cycle | | | Min Typ¹ | Max<br>60 | Units | Test Conditions | |------------------------------------|----------------------------|-------------------------------------|------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | | | | | | % | | | DSX-1 | tpw | - | 324 | _ | ns | | | El | <b>t</b> pw | _ | 244 | _ | ns | | | DSX-1 | tsur | - | 274 | _ | ns | | | Ei | tsur | _ | 194 | - | ns | | | DSX-1 | thr | - | 274 | - | ns | - | | E1 | thr | _ | 194 | _ | ns | | | | E1<br>DSX-1<br>E1<br>DSX-1 | E1 tPW DSX-1 tSUR E1 tSUR DSX-1 tHR | RCLKd 40 | RCLKd 40 - DSX-1 tpw - 324 E1 tpw - 244 DSX-1 tsur - 274 E1 tsur - 194 DSX-1 thr - 274 | RCLKd 40 - 60 DSX-1 tpw - 324 - E1 tpw - 244 - DSX-1 tsur - 274 - E1 tsur - 194 - DSX-1 thr - 274 - | RCLKd 40 60 % DSX-1 tpw - 324 ns E1 tpw 244 ns DSX-1 tsur 274 ns E1 tsur 194 ns DSX-1 thr 274 ns | Figure 9: LXT300 Receive Clock Timing Diagram <sup>2.</sup> Input signal to TCLK is jitter-free. <sup>3.</sup> Circuit attenuates jitter at 20 dB/decade above the corner frequency. Table 11: LXT301 Receive Timing Characteristics (See Figure 10) | Parameter | | Sym | Min | Typ¹ | Max | Units | <b>Test Conditions</b> | |----------------------------------------|-----------|--------------|-----|------|-----|-------|------------------------| | Receive clock duty cycle <sup>2</sup> | DSX-1 RCL | RCLKd | 40 | 50 | 60 | % | | | | EI | RCLKd | 40 | 50 | 60 | % | | | Receive clock pulse width <sup>2</sup> | DSX-1 | tpw | 594 | 648 | 702 | ns | | | | E1 | tpw | 447 | 488 | 529 | ns | - | | Receive clock pulse width | DSX-1 | tрwн | | 324 | _ | ns | | | high | E1 | tрwн | _ | 244 | _ | ns | | | Receive clock pulse width | DSX-1 | tpwl | 270 | 324 | 378 | ns | | | low | E1 | tpwl | 203 | 244 | 285 | ns | | | RPOS / RNEG to RCLK | DSX-1 | <b>t</b> sur | 50 | 270 | _ | ns | | | rising setup time | El | tsur | 50 | 203 | _ | ns | | | RCLK rising to RPOS/ | DSX-1 | thr | 50 | 270 | _ | ns | | | RNEG hold time | El | thr | 50 | 203 | _ | ns | | <sup>1.</sup> Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. Figure 10: LXT301 Receive Clock Timing Diagram RCLK duty cycle widths will vary depending on extent of received pulse jitter displacement. Max and Min RCLK duty cycles are for worst case jitter conditions (0.4 UI clock displacement for 1.544 MHz, 0.2 UI clock displacement for 2.048 MHz). Table 12: LXT300/301 Master Clock and Transmit Timing Characteristics (See Figure 11) | Parameter | | Sym | Min | Typ¹ | Max | Units | <b>Test Conditions</b> | |-----------------------------|--------|--------------|-----|-------|-----|-------|------------------------| | Master clock frequency | DSX-1 | MCLK | - | 1.544 | - | MHz | | | | E1 | MCLK | - | 2.048 | - | MHz | | | Master clock tolerance | | MCLKt | _ | ±100 | - | ppm | | | Master clock duty cycle | | MCLKd | 40 | - | 60 | % | | | Crystal frequency | DSX-1 | fc | | 6.176 | - | MHz | | | LXT300 only | El | fc | _ | 8.192 | - | MHz | | | Transmit clock frequency | DSX-1 | TCLK | *** | 1.544 | - | MHz | | | | E1 | TCLK | _ | 2.048 | - | MHz | | | Transmit clock tolerance | • | TCLKt | _ | - | ±50 | ppm | | | Transmit clock duty cycle | | TCLKd | 10 | - | 90 | % | | | TPOS/TNEG to TCLK setu | p time | <b>t</b> sut | 25 | - | - | ns | | | TCLK to TPOS/TNEG Hold time | | tнт | 25 | - | _ | ns | | Table 13: LXT300 Serial I/O Timing Characteristics (See Figures 12 and 13) | Parameter | Sym | Min | Тур | Max | Units | Test Conditions | |----------------------------------------------------------------|--------------|-----|-----|-----|-------|--------------------| | Rise/Fall time - any digital output | trf | - | | 100 | ns | Load 1.6 mA, 50 pF | | SDI to SCLK setup time | toc | 50 | _ | - | ns | | | SCLK to SDI hold time | <b>t</b> cdh | 50 | | - | ns | | | SCLK low time | tcl | 240 | | _ | ns | | | SCLK high time | tсн | 240 | | - | ns | | | SCLK rise and fall time | tr, tr | - | _ | 50 | ns | | | CS to SCLK setup time | <b>t</b> cc | 50 | - | _ | ns | | | SCLK to CS hold time | <b>t</b> cch | 50 | | _ | ns | | | CS inactive time | <b>t</b> cwh | 250 | _ | - | ns | | | SCLK to SDO valid | tcdv | - | _ | 200 | ns | | | SCLK falling edge or $\overline{CS}$ rising edge to SDO high Z | tcdz | - | 100 | - | ns | | Figure 12: LXT300 Serial Data Input Timing Diagram Figure 13: LXT300 Serial Data Output Timing Diagram