



## 88EM8080/88EM8081

LED Power Supply Controller for Flyback Converters with Power Factor Correction

**Datasheet** 

Customer Use Only

Doc. No. MV-S106340-01, Rev. C

August 27, 2010

**Document Classification: Proprietary** 

**Marvell. Moving Forward Faster** 



#### 88EM8080/88EM8081 Datasheet

| Docume        | ent Conventions                                                               |                             |  |  |  |  |
|---------------|-------------------------------------------------------------------------------|-----------------------------|--|--|--|--|
|               | Note: Provides related information or information of special importance.      |                             |  |  |  |  |
|               | Caution: Indicates potential damage to hardware or software, or loss of data. |                             |  |  |  |  |
| Ļ             | Warning: Indicates a risk of personal injury.                                 |                             |  |  |  |  |
| Docume        | Document Status                                                               |                             |  |  |  |  |
| Doc Status: 2 | 2.00                                                                          | Technical Publication: 0.xx |  |  |  |  |

For more information, visit our website at: www.marvell.com

#### Disclaimer

No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications.

With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees:

- 1) Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2;
- 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national security reasons by the EAR; and,
- 3) In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, not to export to EAR Country Groups D:1 or E:2 the direct product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML").

At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any such information.

Copyright © 1999–2009. Marvell International Ltd. All rights reserved. Marvell, Moving Forward Faster, the Marvell logo, Alaska, AnyVoltage, DSP Switcher, Fastwriter, Feroceon, Libertas, Link Street, PHYAdvantage, Prestera, TopDog, Virtual Cable Tester, Yukon, and ZJ are registered trademarks of Marvell or its affiliates. CarrierSpan, LinkCrypt, Powered by Marvell Green PFC, Qdeo, QuietVideo, Sheeva, TwinD, and VCT are trademarks of Marvell or its affiliates.

Patent(s) Pending—Products identified in this document may be covered by one or more Marvell patents and/or patent applications.

Doc. No. MV-S106340-01 Rev. C

Page 2

Document Classification: Proprietary

August 27, 2010, 2.00

#### 88EM8080/88EM8081



# LED Power Supply Controller for Flyback Converters with Power Factor Correction

Marvell. Moving Forward Faster

#### PRODUCT OVERVIEW

The Marvell<sup>®</sup> 88EM8080/88EM8081 device is a high performance LED power supply controller for flyback converters with output regulation and power factor correction. The 88EM8080/8081 control algorithm uses Average Current Mode Control (ACMC) for power factor correction (PFC) in LED lighting applications with low harmonic distortion and good noise immunity. The Marvell proprietary adaptive loop control achieves high power factor under high input voltage and low load conditions. Through Marvell's innovative digital signal processing (DSP) solution, the LED controller with the PFC function provides the customer with the smallest package, the lowest system cost, the lowest total harmonic distortion (THD) and the best power factor for LED lighting applications.

Both devices work at fixed frequencies, 88EM8080 at 60kHz while 88EM8081 at 120kHz. The IC operates under Continuous Conduction Mode (CCM) or Discontinuous Conduction Mode (DCM) or both combined together operating in Mixed Mode. The internal voltage loop compensation and current loop control guarantee system stability and thus reduce the exernal component count and costs.

The 8-pin SOIC package further facilitates the application design process by saving board space. The resultant simple system design and minimum cost makes 88EM8080/88EM8081 the ideal choice for LED applications with PFC. Figure 1 shows

a reference schematic for a universal isolated LED driver with PFC using the 88EM8080/88EM8081 device.

#### **General Features**

- Mixed Mode CCM and DCM operation
- Average current mode control
- Adaptive control loop achieves high power factor and low THD for a wide range of voltage and load conditions
- Adaptive over current protection for universal voltage
- Fixed switching frequency
- 1.2A (typical) driver capability
- Minimal external components required
- Under voltage lockout (UVLO)
- Over voltage protection (OVP)
- Thermal shutdown
- Input line frequency range from 45Hz to 65Hz

#### **Applications**

- LED home and facility lighting
- LED street lamps

Figure 1: Universal Isolated LED Driver with PFC



THIS PAGE INTENTIONALLY LEFT BLANK

# **Table of Contents**

| Table  | e of Contents                                               | 5                    |
|--------|-------------------------------------------------------------|----------------------|
| List c | of Figures                                                  | 7                    |
| List c | of Tables                                                   | 9                    |
| 1      | Signal Description                                          | 11                   |
| 1.1    | Pin Configurations                                          | 11                   |
| 1.2    | Pin Descriptions                                            | 11                   |
| 2      | Electrical Specifications                                   | 15                   |
| 2.1    | Absolute Maximum Ratings                                    | 15                   |
| 2.2    | Electrical Characteristics                                  | 16                   |
| 3      | Functional Description                                      | 19                   |
| 3.1    | Overview                                                    | 19                   |
| 3.2    | VDD – Bias Power Input                                      | 20                   |
| 3.3    | PGND and SGND                                               |                      |
| 3.4    | SW – Switched PWM Output for Gate Drive                     | 20                   |
| 3.5    | VIN – Input Voltage Sensing                                 |                      |
| 3.6    | FB – Output Voltage / Current Feedback                      | 21<br>22<br>22<br>22 |
| 3.7    | ISNS – Current Sensing / Over Current Protection            | 23<br>23<br>23       |
| 3.8    | Mixed Modes of Operation                                    | 24                   |
| 3.9    | Compensation and Adaptive Control Loop                      | 24                   |
| 3.10   | Over Temperature Protection                                 | 24                   |
| 4      | Functional Characteristics                                  | 25                   |
| 4.1    | V <sub>DD</sub> Characteristics                             | 25                   |
| 4.2    | V <sub>FB</sub> Characteristics for Over Voltage Protection | 27                   |
| 4.3    | Switching Frequency Characteristics                         | 28                   |
| 4.4    | Over Current Threshold Characteristics                      | 29                   |



#### 88EM8080/88EM8081 Datasheet

| 5   | Design and Applications Information                                                                                                                                                                                                                       | 31             |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 5.1 | Overview                                                                                                                                                                                                                                                  | 31             |
| 5.2 | Input Voltage Resistor Divider on VIN Pin                                                                                                                                                                                                                 | 33             |
| 5.3 | Output LED Current Control                                                                                                                                                                                                                                | 35<br>36<br>36 |
|     | 5.3.2 Low-Cost LED Current Control with Non-isolated Output                                                                                                                                                                                               |                |
|     | 5.3.5 NTC Compensation Circuit Design                                                                                                                                                                                                                     | 44             |
| 5.4 | Current Sensing and Over Current Protection  5.4.1 Current Sensing Through ISNS Pin  5.4.2 Average Current Signal and Over Power Limitation  5.4.3 Peak Current and Average Current Relationship  5.4.4 Cycle by Cycle Current Protection through OCP Pin | 47<br>48<br>49 |
| 5.5 | SW Pin to MOSFET Gate                                                                                                                                                                                                                                     | 52             |
| 5.6 | VDD, Signal (SGND) and Power (PGND) Grounds                                                                                                                                                                                                               | 52             |
| 5.7 | Non-isolated LED Driver                                                                                                                                                                                                                                   | 54             |
| 5.8 | Isolated LED Driver                                                                                                                                                                                                                                       |                |
| 6   | Mechanical Drawings                                                                                                                                                                                                                                       | 61             |
| 6.1 | Mechanical Drawings                                                                                                                                                                                                                                       | 61             |
| 7   | Part Order Numbering/Package Marking                                                                                                                                                                                                                      | 63             |
| 7.1 | Part Order Numbering                                                                                                                                                                                                                                      | 63             |
| 7.2 | Package Markings                                                                                                                                                                                                                                          | 64             |
| Α   | Revision History                                                                                                                                                                                                                                          | 65             |

# **List of Figures**

|   | Figure 1:  | Universal Isolated LED Driver with PFC                             | 3  |
|---|------------|--------------------------------------------------------------------|----|
| 1 | Signal De  | escription                                                         | 11 |
|   | Figure 2:  | SOIC-8 Pin Diagram (Top View)                                      | 11 |
| 2 | Electrical | Specifications                                                     | 15 |
| 3 | Function   | al Description                                                     | 19 |
|   | Figure 3:  | Top Level Block Diagram                                            | 19 |
| 4 | Functiona  | al Characteristics                                                 | 25 |
|   | Figure 4:  | I <sub>DD</sub> Quiescent (IDD_QST) vs. V <sub>DD</sub>            |    |
|   | Figure 5a: | I <sub>DD</sub> vs. V <sub>DD</sub> (V <sub>DD_ON</sub> )          | 25 |
|   | Figure 5b: | I <sub>DD</sub> vs. V <sub>DD</sub> (V <sub>DD_ON</sub> )          | 25 |
|   | Figure 6a: | I <sub>DD</sub> Operation (IDD_OP) vs. Temperature                 | 26 |
|   | Figure 6b: | I <sub>DD</sub> Operation (IDD_OP) vs. Temperature                 | 26 |
|   | Figure 7:  | VDD On/Off vs. Temperature                                         | 26 |
|   | Figure 8:  | I <sub>DD</sub> vs. V <sub>FB</sub>                                | 27 |
|   | Figure 9:  | VFB_OVP vs. Temperature                                            | 27 |
|   | Figure 10: | VFB_OVP Hysteresis vs. Temperature                                 | 27 |
|   | Figure 11: | VFB_OVP_LATCH vs. Temperature                                      | 27 |
|   | Figure 12: | Normal Regulation Reference (VFB_REG) vs. Temperature              | 28 |
|   | Figure 13: | Switching Frequency vs. Temperature                                | 28 |
|   | Figure 14: | Over Current (VIOVER) vs. Input Voltage VIN Peak Value)            |    |
|   | Figure 15: | Over Current (VIOVER) vs. Temperature                              | 29 |
| 5 | Design ar  | nd Applications Information                                        | 31 |
|   | Figure 16: | Internal Block for Zero-cross Detection, Brown-out Protection      | 32 |
|   | Figure 17: | Peak Detecting Signal for Predictive Sinusoidal AC Voltage         | 33 |
|   | Figure 18: | Input Voltage Resistor Divider Layout Guidelines                   | 34 |
|   | Figure 19: | Non-Isolated Feedback Loop Schematic                               | 35 |
|   | Figure 20: | Low-cost, Non-isolated LED Current Control                         | 37 |
|   | Figure 21: | Isolated LED Current Control                                       | 38 |
|   | Figure 22: | Isolated LED Current Control with NTC Compensation                 | 43 |
|   | Figure 23: | The Error Amplifier Output Voltage (VC) vs. Temperature            | 45 |
|   | Figure 24: | Current Sensing Circuit                                            | 47 |
|   | Figure 25: | Current Sensing and Over Current Protection Waveforms              | 49 |
|   | Figure 26: | Current Sensing and Cycle by Cycle Over Current Protection Circuit | 50 |
|   | Figure 27: | SW Pin Layout Guidelines                                           | 52 |
|   | Figure 28: | VDD Decoupling Capacitor and Ground Layout Guidelines              | 53 |
|   | Figure 29: | 1W Non-isolated LED Driver Schematic                               | 54 |



#### 88EM8080/88EM8081 Datasheet

|   | Figure 30: | 12.5W Universal Isolated LED Driver Schematic | 56 |
|---|------------|-----------------------------------------------|----|
|   | Figure 31: | Efficiency, Power Factor                      | 58 |
|   | Figure 32: | Start-up at 115VAC at Full Load               | 59 |
|   |            | Start-up at 230VAC at Full Load               |    |
|   | Figure 34: | Steady State at 115VAC at Full Load           | 59 |
|   | Figure 35: | Steady State at 230VAC at Full Load           | 59 |
| 6 | Mechanic   | eal Drawings                                  | 61 |
|   | Figure 36: | 8-Lead SOIC Mechanical Drawing                | 6^ |
| 7 | Part Orde  | er Numbering/Package Marking                  | 63 |
|   |            | Sample Ordering Part Number                   |    |
|   | Figure 38: | Package Marking                               | 64 |

# **List of Tables**

| 1 | Signal De | escription                                                          | 11 |
|---|-----------|---------------------------------------------------------------------|----|
|   | Table 1:  | Pin Definitions                                                     | 11 |
|   | Table 2:  | Pin Descriptions                                                    | 12 |
| 2 | Electrica | Il Specifications                                                   | 15 |
|   | Table 3:  | Absolute Maximum Ratings                                            | 15 |
|   | Table 4:  | Electrical Characteristics                                          | 16 |
| 3 | Function  | al Description                                                      | 19 |
|   | Table 5:  | Functional Summary                                                  |    |
| 4 | Function  | al Characteristics                                                  | 25 |
| 5 | Design a  | nd Applications Information                                         | 31 |
|   | Table 6:  | Comparison between Critical Transition Mode and Mixed Mode Controls | 32 |
|   | Table 7:  | Current Sensing Circuit                                             | 48 |
|   | Table 8:  | Current Sensing Resistor Selection Reference                        | 48 |
|   | Table 9:  | Efficiency and Power Factor Test Results                            | 58 |
| 6 | Mechani   | cal Drawings                                                        | 61 |
| 7 | Part Ord  | er Numbering/Package Marking                                        | 63 |
|   | Table 10: |                                                                     |    |
|   | Table 11: | Revision History                                                    | 65 |

THIS PAGE INTENTIONALLY LEFT BLANK

# 1 Signal Description

# 1.1 Pin Configurations

Figure 2: SOIC-8 Pin Diagram (Top View)



# 1.2 Pin Descriptions

Table 1: Pin Definitions

| Pin # | Pin Name | Pin Type | Pin Description         |
|-------|----------|----------|-------------------------|
| 1     | PGND     | GND      | Power Ground            |
| 2     | SGND     | GND      | Signal Ground           |
| 3     | ISNS     | Input    | Current Sense           |
| 4     | VIN      | Input    | Voltage Input           |
| 5     | FB       | Input    | Feedback                |
| 6     | OCP      | Input    | Over Current Protection |
| 7     | VDD      | Supply   | IC Supply Voltage       |
| 8     | SW       | Output   | Switch                  |



#### 88EM8080/88EM8081 Datasheet

### Table 2: Pin Descriptions

| Pin# | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PGND     | Power Ground Connected to the source of the primary MOSFET. The PCB trace from the power ground to the source of the primary MOSFET must be kept as short as possible. To avoid any switching noise interruption on signal processing, PGND and SGND remain seperate inside the IC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2    | SGND     | Signal Ground  Must be connected to the power ground with the Kelvin sensing connection (typically connected to the source of the external MOSFET) so that SGND has dedicated trace and connections and provides clean signal integrity.  To avoid any switching noise interruption on signal processing, SGND and PGND remain seperate inside the IC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3    | ISNS     | <ul> <li>Current Sense</li> <li>Used for current shaping and for over current protection.</li> <li>Sense resistor varies for different loads.</li> <li>Examples - 0.15Ω at 120W rated load and 0.6Ω for 30W rated load.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4    | VIN      | <ul> <li>Voltage Input</li> <li>Connects to resistance divider at input AC line "phase" to GND. Voltage applied is a half rectified sine wave scaled down by the input resistance divider.</li> <li>Voltage input pin is a high impedance input pin. An impedance of 2M (typical) is recommended to be designed from the input AC "phase" to GND for the VIN resistor dividor network to reduce the standby power. Higher impedance is preferred with the right PCB design on this pin signal.</li> <li>This voltage input after comparing with an internal threshold reference is used to detect the zero-cross location of the input sine wave and is also used to synthesize (regenerate) the input sine wave. This regenerated sine wave is used for the current reference.</li> <li>Brown-out protection function is also provided by this pin. A resistor devider with a 100:1 ratio from the highside resistor to the lowside resistor is corresponding to a "brown-out protection" input voltage of 50V (RMS). Increasing that ratio will increase the "brown-out voltage". Brown-out voltage is determined by R<sub>6</sub>, R<sub>13</sub> and R<sub>16</sub> as shown in Figure 1. Refer to Section 5.2 for further understanding.</li> </ul> |
| 5    | FB       | <ul> <li>Feedback</li> <li>The output voltage of 100% rated value is scaled to 2.5V at the FB Pin.</li> <li>Transition from soft-start to normal regulation is at 87.5% rated V<sub>FB</sub>. When FB pin voltage exceeds V<sub>FB_OVP</sub> the IC shuts down the SW pin driver pulse. SW pin driver pulse recovers when FB pin falls below the reference voltage, V<sub>FB_REG</sub>.</li> <li>There is another OVP latch threshold (V<sub>FB_OVP_LATCH</sub>) of 3.77V on the FB pin. When FB exceeds V<sub>FB_OVP_LATCH</sub>, latched over voltage shutdown occurs until another VDD power on resets the latch.</li> <li>The effective resistance between FB and GND is 200k (typical).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6    | OCP      | Over Current Protection  • Used to turn off the MOSFET when it is pulled as logic low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### **Table 2: Pin Descriptions**

| Pin # | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | VDD      | <ul> <li>IC Supply Voltage</li> <li>Nominal voltage is 12V and the Under Voltage Lock Out (UVLO) occurs when V<sub>DD</sub> &lt; V<sub>DD_UVLO</sub> and the IC is turned off.</li> <li>The IC is turned on whenever V<sub>DD</sub> &gt; V<sub>DD_ON</sub> (typ. 11.9V).</li> <li>The maximum voltage on VDD is 16V.</li> <li>VDD should be clamped by a zener for protection in the system design. Refer to Table 4 for more details.</li> </ul> |
| 8     | SW       | Switch PWM gate signal for the switch. It should be connected to the gate of external MOSFET through a gate resistor.                                                                                                                                                                                                                                                                                                                             |

THIS PAGE INTENTIONALLY LEFT BLANK

Page 15

# **Electrical Specifications**

#### 2.1 **Absolute Maximum Ratings**

#### Absolute Maximum Ratings<sup>1</sup>

NOTE: Stresses above those listed in Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

| Symbol            | Parameter                                        | Min  | Max   | Units |
|-------------------|--------------------------------------------------|------|-------|-------|
| V <sub>DD</sub>   | Power Supply (Voltage to PGND=SGND)              | -0.3 | 18    | V     |
| V <sub>Isns</sub> | Voltage at ISNS pin                              | -0.5 | 0.5   | V     |
| V <sub>OCP</sub>  | Voltage at OCP pin                               | -0.3 | 5.5   | V     |
| V <sub>VIN</sub>  | Voltage at VIN pin                               | -0.3 | 5.5   | V     |
| V <sub>FB</sub>   | Voltage at FB pin                                | -0.3 | 5.5   | V     |
| I <sub>SW</sub>   | Driver Current (Instantaneous Peak)              |      | 2     | А     |
| $\theta_{JA}$     | Thermal Resistance                               |      | 156.5 | °C/W  |
| T <sub>A</sub>    | Operating Ambient Temperature Range <sup>2</sup> | -40  | 85    | °C    |
| T <sub>J</sub>    | Maximum Junction Temperature                     |      | 125   | °C    |
| T <sub>STOR</sub> | Storage Temperature Range                        | -65  | 150   | °C    |
| V <sub>ESD</sub>  | ESD Rating <sup>3</sup>                          |      | 2     | kV    |

- 1. Exceeding the absolute maximum rating may damage the device.
- 2. Specifications over the -40°C to 85°C operating temperature ranges are assured by design, characterization and correlation with statistical process controls.
- 3. Devices are ESD sensitive. Handling precautions recommended. Human Body model, 1.5k $\Omega$  in series with 100pF.

## 2.2 Electrical Characteristics

**Table 4: Electrical Characteristics** 

**NOTE:** A 12V supply voltage is applied and the ambient temperature  $(T_A) = 25$ °C.

| Symbol                   | Parameter                                      | Conditions                                                                                          | Min  | Тур  | Max | Units |
|--------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|-----|-------|
| V <sub>DD</sub> Supply   | ·                                              |                                                                                                     |      |      |     |       |
| V <sub>DD</sub>          | Supply Voltage                                 |                                                                                                     | 7.0  | 12   | 16  | V     |
| V <sub>DD_ON</sub>       | V <sub>DD</sub> Power On Threshold             |                                                                                                     |      | 11.9 |     | V     |
| V <sub>DD_UVLO</sub>     | V <sub>DD</sub> Power Off Threshold (UVLO)     | After V <sub>DD</sub> is powered up and running                                                     |      | 7.0  |     | V     |
| V <sub>DD_UVLO_HYS</sub> | V <sub>DD_UVLO</sub> Hysteresis                |                                                                                                     | 4.8  |      | 5   | V     |
| I <sub>DD_QST</sub>      | V <sub>DD</sub> Quiescent Current <sup>1</sup> | V <sub>DD</sub> = 12V                                                                               |      | 95   |     | μΑ    |
| I <sub>DD_OP</sub>       | V <sub>DD</sub> Operating Current              | V <sub>DD</sub> = 12V;<br>C <sub>Gate</sub> = 1nF<br>F <sub>SW</sub> = 118kHz<br>V <sub>IN</sub> =0 |      | 5.2  |     | mA    |
| Thermal Shutdo           | wn                                             |                                                                                                     |      |      |     |       |
| T <sub>SD</sub>          | Thermal Shutdown                               |                                                                                                     |      | 150  |     | °C    |
| T <sub>SD_HYS</sub>      | Hysteresis for Thermal<br>Shutdown             |                                                                                                     | 25   |      |     | °C    |
| Output Gate Driv         | ver                                            |                                                                                                     |      |      |     |       |
| $V_{G\_HI}$              | Minimum Gate High Voltage <sup>2</sup>         | V <sub>DD</sub> = 12V<br>C <sub>Gate</sub> = 1nF<br>Sourcing 500mA                                  | 10.0 |      |     | V     |
| $V_{G\_LO}$              | Maximum Gate Low<br>Voltage <sup>3</sup>       | V <sub>DD</sub> = 12V<br>C <sub>Gate</sub> = 1nF<br>Sinking 500mA                                   |      |      | 2.0 | V     |
| R <sub>DSON</sub>        | Gate Drive Resistance                          | Sourcing 120mA<br>T=25°C                                                                            |      | 2.4  |     | Ω     |
|                          | Gate Drive Resistance                          | Sinking 120mA<br>T=25°C                                                                             |      | 2.0  |     | Ω     |
| I <sub>SW_PK</sub>       | Driver Peak Current                            | C <sub>Gate</sub> = 10nF<br>V <sub>DD</sub> = 12V                                                   |      | 1.2  |     | А     |
| t <sub>R</sub>           | Rise Time                                      | C <sub>Gate</sub> = 1 nF                                                                            |      | 35   |     | ns    |
|                          |                                                | C <sub>Gate</sub> = 10 nF                                                                           |      | 125  |     | ns    |
| t <sub>F</sub>           | Fall Time                                      | C <sub>Gate</sub> = 1 nF                                                                            |      | 35   |     | ns    |
|                          |                                                | C <sub>Gate</sub> = 10 nF                                                                           |      | 145  |     | ns    |
| D <sub>MAX</sub>         | Maximum Duty Cycle                             |                                                                                                     |      |      | 88  | %     |

#### **Table 4: Electrical Characteristics (Continued)**

**NOTE:** A 12V supply voltage is applied and the ambient temperature  $(T_A) = 25$ °C.

| Symbol                    | Parameter                                                                                 | Conditions                                                                                                     | Min | Тур  | Max | Units |
|---------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| D <sub>MIN</sub>          | Minimum Duty Cycle <sup>4</sup>                                                           |                                                                                                                | 3   |      |     | %     |
| Feedback/Overv            | oltage                                                                                    |                                                                                                                |     |      |     |       |
| $V_{FB\_REG}$             | Normal Regulation<br>Reference                                                            | IC powered on                                                                                                  |     | 2.55 |     | V     |
| $V_{FB\_OVP}$             | Over Voltage Protection<br>Threshold                                                      | At 120% of V <sub>FB_REG</sub> .                                                                               |     | 3.04 |     | V     |
| V <sub>FB_OVP_HYS</sub>   | Over Voltage Protection<br>Hysteresis                                                     |                                                                                                                |     | 0.49 |     | V     |
| V <sub>FB_OVP_LATCH</sub> | Over Voltage Protection<br>Latch                                                          |                                                                                                                |     | 3.77 |     | V     |
| Current Sensing           | and Current Protection <sup>5</sup>                                                       |                                                                                                                |     |      |     |       |
| V <sub>IOVER_TH1</sub>    | Over Current Threshold<br>Zone 1 <sup>6</sup>                                             | Peak value of half-sine voltage at V <sub>IN</sub> : 1.26 <v<sub>IN&lt;1.89V<sub>pk</sub><sup>7</sup></v<sub>  |     | 397  |     | mV    |
| V <sub>IOVER_TH2</sub>    | Over Current Threshold<br>Zone 2 <sup>5</sup>                                             | Peak value of half-sine voltage at V <sub>IN</sub> : 1.89 <v<sub>IN&lt;2.59V<sub>pk</sub><sup>8</sup></v<sub>  |     | 329  |     | mV    |
| V <sub>IOVER_TH3</sub>    | Over Current Threshold<br>Zone 3 <sup>5</sup>                                             | Peak value of half-sine voltage at V <sub>IN</sub> : 2.59< V <sub>IN</sub> <3.43V <sub>pk</sub> <sup>9</sup>   |     | 269  |     | mV    |
| V <sub>IOVER_TH4</sub>    | Over Current Threshold<br>Zone 4 <sup>5</sup>                                             | Peak value of half-sine voltage at V <sub>IN</sub> : 3.43 <v<sub>IN&lt;3.85V<sub>pk</sub><sup>10</sup></v<sub> |     | 202  |     | mV    |
| V <sub>IOVER_CYC</sub>    | Cycle by cycle current protection logic input (OCP pin) threshold for SW on <sup>11</sup> |                                                                                                                |     | 1.68 |     | V     |
| 88EM8080 Switc            | hing Frequency Oscillator                                                                 |                                                                                                                |     |      |     |       |
| F <sub>SW</sub>           | Frequency<br>(Average Mode)                                                               |                                                                                                                |     | 59   |     | kHz   |
| 88EM8081 Switc            | hing Frequency Oscillator                                                                 |                                                                                                                |     |      |     |       |
| F <sub>SW</sub>           | Frequency<br>(Average Mode)                                                               |                                                                                                                |     | 118  |     | kHz   |

- 1.  $V_{DD}$  Quiescent Current:  $V_{DD}$  power supply current before  $V_{DD}$  first time reaches  $V_{DD\_ON}$ .
- 2. Considering the voltage drop on the internal driver MOSFET during current sourcing.
- 3. Considering the voltage drop on the internal driver MOSFET during current sinking.



#### 88EM8080/88EM8081 Datasheet

- 4. If the duty cycle is less than 3% from the DSP calculations, one PWM cycle is skipped and this duty-cycle value is added to the next PWM duty cycle calculation.
- To achieve almost constant power limit for the universal input range, current protection self-adjusts thresholds in four zones of input voltage levels. A margin of 50% compared to the rated current is considered for the threshold current values.
- 6. Threshold of negative voltage drop across  $\boldsymbol{R}_{\text{sns}}$  due to instantaneous current
- 7. With input divider ratio of 1/100, these values are equivalent to 90  $V_{rms}$ < $V_{line}$ <135  $V_{rms}$ . (Section 5.2, equation (1))
- 8. With input divider ratio of 1/100, these values are equivalent to 135  $V_{rms}$ < $V_{line}$ <185  $V_{rms}$ . (Section 5.2, equation (1))
- 9. With input divider ratio of 1/100, these values are equivalent to 185  $V_{rms}$ < $V_{line}$ <245  $V_{rms}$ . (Section 5.2, equation (1))
- 10. With input divider ratio of 1/100, these values are equivalent to 245  $V_{rms} < V_{line} < 275 V_{rms}$ . (Section 5.2, equation (1))
- 11.OCP falling threshold for  $V_{IOVER\ CYC}$  is 1V with a hysteresis of 0.68V.

# **3** Functional Description

#### 3.1 Overview

The 88EM8080/88EM8081 is a high-performance power factor correction controller for single stage flyback LED lighting applications with a minimum number of components at a low cost. The following section outlines the functions of various input and output signals of the 88EM8080/88EM8081 device as listed below in Table 5.

**Table 5: Functional Summary** 

| Section       | Pin Name  | Function                                                                                       |
|---------------|-----------|------------------------------------------------------------------------------------------------|
| Section 3.2   | VDD       | Bias power for IC                                                                              |
| Section 3.3   | PGND/SGND | Power and signal ground is the return for power and signals                                    |
| Section 3.4   | SW        | Gate drive output                                                                              |
| Section 3.5   | VIN       | Input voltage sensing and brown-out protection                                                 |
| Section 3.6   | FB        | Inverting input of an internal error amplifier used for regulation of output voltage / current |
| Section 3.7   | ISNS      | Input current sensing used for providing PFC and for adaptive over current protection          |
| Section 3.7.3 | ОСР       | Over current protection used for cycle by cycle protection                                     |

Figure 3: Top Level Block Diagram



Note

I\_over, Vo\_over, and T\_over are the over current, over voltage, and over temperature signals respectively.

## 3.2 VDD – Bias Power Input

The controller needs bias power which is recieved through the VDD and PGND pins. The nominal voltage for the VDD pin is around 12 Volts and the IC will start switching as long as the VDD voltage exceeds the  $V_{DD\_ON}$  Power-on threshold described in Table 4, Electrical Characteristics, on page 16. The PWM switched output at the SW pin is available after the IC is switched on. Once powered up and switching has started, the VDD voltage can reach as low as 7 Volts (typical), at which point the IC is switched off. This 7 volt threshold is the under voltage lockout (UVLO) value. Once VDD goes below the UVLO threshold voltage, VDD must climb back to the  $V_{DD\_ON}$  threshold to start switching once again. The maximum voltage needs to be less than 16 volts which provides some margin from an absolute maximum VDD voltage rating of 18 Volts. When the IC is not switching (less than 12 volts before turn-on and less than 7 volts after turn-on), the 88EM8080/88EM8081 draws very little quiescent current which has a typical rating of 95 $\mu$ A. During switching, the operating current from the VDD source is around 5.2mA.

From a circuit design point of view, bias can be provided initially from the rectified low frequency AC input. Once the IC starts switching, bias power can be derived from the high frequency part of the circuit. As an example, an auxiliary winding on the flyback transformer can be used to provide this high frequency power. It is necessary to rectify the high frequency AC from the auxiliary winding and to have necessary filtering to reduce the high frequency ripple at the VDD pin. This approach of providing high frequency bias power after turn-on will improve the efficiency of the bias power circuitry in the steady state. It should be noted that during startup, at the instant of switching, the current drawn by the chip increases from  $95\mu$ A to 5.2mA (typical). This sudden step load of bias power will tend to decrease the VDD voltage. If the VDD voltage falls below 7 volts due to this reason, the IC will go through another starting cycle. To prevent this hiccup, adequate energy storage (capacitor) needs to be provided. The capacitors across VDD and PGND will help to keep the VDD voltage above 7 volts.

Care is also needed in the design of bias power circuit from the rectified low frequency AC side. If a simple resistance is used to charge the capacitor across VDD and PGND, the turn-on time could be longer. Variations in the bias circuit design may be accommodated to meet the specified turn-on time.

The under voltage lockout (UVLO) feature can be used to shut off the IC during a fault condition by forcing the VDD voltage to go below 7 volts. If the fault is removed, VDD voltage can be allowed to increase to VDD\_ON and the IC will go through a new starting cycle.

#### 3.3 PGND and SGND

The 88EM8080/88EM8081 has separated the power ground pin (PGND) and signal ground pin (SGND) inside the IC to avoid any noise interruption during signal processing. The PGND pin should be connected to the primary MOSFET source pin and the connection trace should be as short as possible. The SGND must be connected to the PGND through a Kelvin sensing connection trace to achieve a clean signal ground.

## 3.4 SW – Switched PWM Output for Gate Drive

The SW pin is the PWM output pin for the IC. The IC has an internal totem pole drive circuit to drive the gate of an external power MOSFET through this SW pin. A gate resistor is recommended to provide damping in the external drive circuit and to minimize the parasitic ringing. The PWM output gate drive capibility is 1.2A (typical). If necessary, additional drive circuitry along with speed up circuitry can be added to the SW pin output for very high power levels.

## 3.5 VIN – Input Voltage Sensing

The PFC function is implemented by sensing the input current waveform and forcing the average of the input current to follow the input voltage sinusoidal waveform. A resistor divider is used between AC input and a primary reference ground to sense the input voltage. The primary reference ground is connected to the 88EM8080/88EM8081 IC reference ground and to the source pin of the external switching MOSFET Q1 as in Figure 1, Universal Isolated LED Driver with PFC, on page 3. The output of the resistor divider which is a half sinusoidal waveform is the input to the VIN pin. By sensing the input voltage waveform at the VIN pin, the controller can generate its own internal sinusoidal reference at the same frequency as the input. This is done by having an internal DC threshold (0.72 Volts), a comparator and a zero-cross detection circuit. The details of the calculations are described in Section 5.2.

It is recommended to use a high impedance divider network between the AC line to reference AC ground to sense the input voltage at the VIN pin. This will help to reduce the no load input power and will improve the efficiency in general. Due to the VIN pin being a high impedance input pin, a 10nF (typical) decoupling noise capacitor between it and ground is required.

#### 3.5.1 Brown-out Protection

VIN pin is also used for the brown-out protection function. A resistor divider of 100:1 ratio from the high voltage side corresponds to a brown-out protection input voltage of around 50V RMS for the defined internal threshold of 0.72 Volts. Increasing the high voltage divider turns ratio will increase brown-out protection voltage.

### 3.6 FB – Output Voltage / Current Feedback

The 88EM8080/88EM8081 has an internal current loop and output voltage/current loop to implement the PFC and the output voltage/current regulating function. FB pin is the inverting input of a voltage error amplifier with 2.5 volts as the internal reference voltage. For steady state operation 100% of required output voltage/current is scaled to 2.5V at the feedback pin by external circuitry. For output current regulation, the much smaller voltage across the load current sensing resistor could be amplified to be 2.5V and then applied to the FB pin.

During startup, when FB pin is below 87.5% of the reference voltage, the PFC controller operates in soft-start mode. The internal voltage error amplifier switches over to normal regulation phase once the FB pin voltage reaches 87.5% of the reference value.

## 3.6.1 FB – Over Voltage Protection (OVP)

Over voltage protection is implemented through the FB pin. When the FB pin voltage exceeds VFB\_OVP threshold voltage (refer to Table 4, Electrical Characteristics, on page 16), the IC is switched off and no PWM output is available at SW pin of the IC.

#### 3.6.2 FB – Regulation

#### 3.6.2.1 Output Current Regulation - Isolated Output

The general application for 88EM8080/88EM8081 is for LED current control. The LED current is passed through a series sense resistor and the voltage across that resistor is proportional to the LED current. This sense resistor needs to be very small to limit the power dissipation in the resistor. The sensed voltage is then amplified to have 2.5V at the full load current. It is applied to the TL431 type of device where the error voltage between the amplified voltage and TL431 device reference (2.5V) is amplified. An optocoupler can be used to pass the error information to the feedback pin FB on the primary side. In addition the primary current is sensed and the average current is adjusted to be sinusoidal (in phase with AC input Voltage). The amplitude of the primary current is adjusted to make the secondary LED current constant at the desired level. Because this is a single stage PFC there will be second harmonic ripple at the output. Output capacitors are added to reduce the output second harmonic ripple and also the high frequency switching ripple. The proportional and integral compensation within the IC make the system stable. The over voltage protection at the output can be achieved by clamping the output of TL431.

It is well known that CTR of an optocoupler varies with temperature and there is a CTR variation among different units of the same optocoupler. An NTC circuit can be designed to help reduce the effect of variation of CTR. The entire circuit design of the NTC circuit is provided in Section 5.3.5.

It is important to note that the IC has internal compensation for the loop stability.

#### 3.6.2.2 Output Current Regulation - Non-isolated Output

The application is similar to the isolated example (Section 3.6.2.1) except there is no optocoupler. The LED current is passed through a series sense resistor and the voltage across that resistor is proportional to the LED current. This sense resistor needs to be very small to limit the power dissipation in the resistor. The sensed voltage is then amplified to be 2.5V at the full load current. To reduce the number of components the amplifier can be eliminated. In this case, a higher valued sense resister should be used to get the sense voltage equal to 2.5V at full load. It is to be noted that this will reduce the over all efficiency of the LED driver.

To have over voltage protection, the output voltage also can be sensed and diode or'ed to the output of the current sensing circuit. Initially voltage loop takes over because the LED load needs a minimum voltage to turn on. The voltage from the current sensing side is designed to be higher than the voltage from voltage sensing diode during normal operation. Also the voltage sensing helps to limit the output voltage, if one of the LEDs becomes open for any reason. The proportional and integral compensation within the IC make the system stable.

#### 3.6.2.3 Output Voltage Regulation - Isolated Output

The output voltage is sensed through a divider resistor and a TL431 type of device can be used to amplify the error voltage from a reference voltage. An optocoupler can be used to pass the error information to the feedback pin FB on the primary side for isolating the output. In addition, the primary current is sensed and the average current is adjusted to be sinusoidal (in phase with AC input Voltage). The amplitude of the primary current is adjusted to make the secondary voltage constant at the desired level. Because this is a single stage PFC there will be second harmonic ripple at the output. Output capacitors are added to reduce the output second harmonic ripple and also the high frequency switching ripple. The proportional and integral compensation within the IC make the system stable. The over voltage protection at the output can be achieved by clamping the output of TL431.

It is well known that Current Transfer Ratio (CTR) of an optocoupler varies with temperature and there is also a CTR variation among different units of the same optocoupler. An NTC circuit can be designed to help reduce the effect of variation of CTR.

Doc. No. MV-S106340-01 Rev. C

Page 22

Document Classification: Proprietary

August 27, 2010, 2.00

It is important to note that the IC has internal compensation for the loop stability. There is no need for external compensation.

#### 3.6.2.4 **Output Voltage Regulation - Non-isolated Output**

When non-isolated, an opto-isolator is not necessary. The output voltage is sensed through the output divider and the output of the divider is connected directly to the feedback pin FB. The IC then controls the output voltage in the same way as for the isolated case. It is important to note that the IC has internal compensation for the loop stability.

#### 3.7 **ISNS – Current Sensing / Over Current Protection**

#### 3.7.1 ISNS - Peak Current Sensing

The 88EM8080/88EM8081 LED driver provides power factor correction (PFC) in addition to providing regulation. Regarding the PFC function, the average input current is varied to be proportional to the input voltage. This way the average input current will be sinusoidal. This input current is the same as the primary MOSFET current in a flyback circuit. Therefore, the IC can sense the MOSFET current and then use average current mode control to implement the PFC function. The voltage across the resistor in series with MOSFET (connected between MOSFET source pin and bridge diode negative DC terminal) is used as primary current sensing signal. The primary MOSFET source pin is grounded to apply a PWM signal between the gate and the source. The current sense signal in series MOSFET source therefore becomes negative with respect to ground. The IC uses this negative signal for input current control to provide the PFC function.

#### 3.7.2 ISNS – Average Current Mode Control

The voltage across the primary current sense resistor is proportional to the peak value of switching current. An RC filter can be used to provide the average current. The output of the RC filter is then applied to ISNS pin. The internal current loop adjusts the duty cycle so that average current is sinusoidal. The amplitude of the sinusoidal current is adjusted by the external voltage/current loop to achieve constant output load voltage/current.

#### 3.7.3 ISNS – Adaptive Over Current Protection

The average current signal at the output of the RC filter is also used for over current protection. The IC has an internal current comparator with four different internal thresholds for current protection on ISNS pin as the input voltage signal varies. The input current varies inversely with the AC input voltage. There are four different OCP thresholds at four different input voltage ranges. The different thresholds;  $V_{IOVER\_TH1}$ ,  $V_{IOVER\_TH2}$ ,  $V_{IOVER\_TH3}$  and  $V_{IOVER\_TH4}$  are detailed in Table 4, Electrical Characteristics, on page 16. With these four adaptive over current protection steps the IC provides almost constant power protection over the entire AC input voltage range.

#### **OCP - Cycle by Cycle Over Current Protection** 3.7.4

The voltage across the primary current sense resistor is proportional to the peak value of switching current. This voltage can be used for cycle by cycle over current protection by the OCP pin. When the OCP pin is pulled low the IC will shut down and there is no switched output signal at SW pin.

## 3.8 Mixed Modes of Operation

The 88EM8080/88EM8081 controller operates in Continuous Conduction Mode (CCM) or Discontinuous Mode (DCM) modes of operation. The transformer primary inductance and the load determine the modes of operation. The CCM mode will have lower peak current than the discontinuous mode of operation. At high power levels CCM is recommended because of reduction of copper losses in the transformer and also the conduction losses in the primary MOSFET. In addition CCM could reduce the input filter size. DCM mode may be recommended at lower power levels to reduce the turn-on switching losses and the Primary FET losses due to reverse recovery time and charge of the output diode.

## 3.9 Compensation and Adaptive Control Loop

The LED current control is a feedback control system. The bandwidth of the voltage loop for the single stage LED feedback control system has to be much less than twice the line frequency to provide a high power factor and low THD. The entire feedback system needs to be designed for high power factor and low THD at low line (90-132VAC) and high line (180-264VAC). Marvell has an internal proportional and integral gain control feature for the voltage loop due to Marvell's DSP Control Technology. This means by sensing the input voltage, the IC sets PI control automatically to change the bandwidth for different AC input line ranges. This innovative adaptive feature will help achieve low THD and high power factor at all lines and loads. Because of this proportional and integral control within the IC, no external compensation is required for non-isolated outputs. Minimal external compensation is required for isolated outputs mainly for the compensation on the error amplifier (TL431) at the secondary side. This compensation network provides enough attenuation at 120Hz so that the second harmonic ripple voltage from the sensed current signal is attenuated and not amplified.

## 3.10 Over Temperature Protection

The 88EM8080/88EM8081 IC has an internal over temperature sensing circuit. On over temperature, the fault detection signal shuts off the PWM switching output at the SW pin.

# 4 Functional Characteristics

The following applies unless otherwise noted:  $V_{IN} = 60 Hz$  half-wave sinusoidal from 0V to the peak voltage ( $V_{PK}$ ) given in the test conditions of each graph.  $T_A = 25^{\circ}C$ .

All measurement readings are typical.

# 4.1 V<sub>DD</sub> Characteristics

Figure 4:  $I_{DD}$  Quiescent ( $I_{DD\_QST}$ ) vs.  $V_{DD}$ 



Test Conditions:

- V<sub>FB</sub> = 0V
- V<sub>IN</sub> = 0V
- C<sub>Gate</sub> = 1nF
- $\blacksquare$  F<sub>SW</sub> = 118kHz
- $V_{l_{sns}} = 0V$

Figure 5a:  $I_{DD}$  vs.  $V_{DD}$  ( $V_{DD ON}$ )



Test Conditions:

- V<sub>FB</sub> = 0V
- V<sub>IN</sub> = 0V
- $F_{SW} = 118kHz$
- C<sub>Gate</sub> = 1nF
   V\_I<sub>sns</sub> = 0V

Figure 5b: I<sub>DD</sub> vs. V<sub>DD</sub> (V<sub>DD ON</sub>)



Test Conditions:

- V<sub>FB</sub> = 2.4V
- V<sub>IN</sub> = 0V
- C<sub>Gate</sub> = 1nF
- $F_{SW} = 118kHz$
- V\_I<sub>sns</sub> = 0V

Figure 6a:  $I_{DD}$  Operation ( $I_{DD\_OP}$ ) vs. Temperature



Test Conditions:

■ V<sub>DD</sub> = 12V

■ V<sub>IN</sub> = 0V

■ F<sub>SW</sub> = 118kHz

Figure 7: V<sub>DD</sub> On/Off vs. Temperature



Test Conditions:

$$F_{FB} = 2.4V$$

- $\blacksquare$   $V_{IN} = 0V$
- $\blacksquare$   $C_{Gate} = 1nF$
- $F_{SW} = 118 kHz$
- V\_I<sub>sns</sub> = 0V

Figure 6b:  $I_{DD}$  Operation ( $I_{DD\_OP}$ ) vs. Temperature



**Test Conditions:** 

■ V<sub>FB</sub> = 2.4V

 $C_{Gate} = 1nF$ 

 $V_{sns} = 0V$ 

- V<sub>DD</sub> = 12V
  - $V_{IN} = 0V$
- F<sub>SW</sub> = 118kHz

# 4.2 V<sub>FB</sub> Characteristics for Over Voltage Protection

Figure 8: I<sub>DD</sub> vs. V<sub>FB</sub>



Test Conditions:

- $F_{SW} = 118kHz$
- V<sub>DD</sub> = 12V
- C<sub>Gate</sub> = 1nF
- V<sub>IN</sub> = 0V
- V\_I<sub>sns</sub> = 0V

Figure 9: V<sub>FB OVP</sub> vs. Temperature



Figure 11: V<sub>FB OVP LATCH</sub> vs. Temperature

Temperature (°C)

Test Conditions:

- $\blacksquare$   $F_{SW} = 118kHz$
- V<sub>DD</sub> = 12V
- C<sub>Gate</sub> = 1nF
- V<sub>IN</sub> = 0V
- V\_I<sub>sns</sub> = 0V

Figure 10:  $V_{FB\ OVP}$  Hysteresis vs. Temperature



Test Conditions:

- $F_{SW} = 118kHz$
- V<sub>DD</sub> = 12V
- V<sub>IN</sub> = 0V
- F<sub>SW</sub> = 116km.
   C<sub>Gate</sub> = 1nF
- $V_{l_{sns}} = 0V$
- Test Conditions:
- V<sub>DD</sub> = 12V
- V<sub>IN</sub> = 0V

0.0

- F<sub>SW</sub> = 118kHz
- C<sub>Gate</sub> = 1nF
- $V_{l_{sns}} = 0V$

Figure 12: Normal Regulation Reference (V<sub>FB REG</sub>) vs. Temperature



**Test Conditions:** 

- F<sub>SW</sub> = 118kHz
- V<sub>DD</sub> = 12V
- C<sub>Gate</sub> = 1nF
- V<sub>IN</sub> = 2V
- $V_{l_{sns}} = 0V$

## 4.3 Switching Frequency Characteristics

Figure 13: Switching Frequency vs. Temperature



**Test Conditions:** 

- $V_{FB} = 2.4V$
- V<sub>DD</sub> = 12V
- C<sub>Gate</sub> = 1nF
- $V_{IN} = 0V$
- $V_{l_{sns}} = 0V$

### 4.4 Over Current Threshold Characteristics

Figure 14: Over Current ( $V_{IOVER}$ ) vs. Input Voltage  $V_{IN}$  Peak Value)



- Test Conditions:
- V<sub>FB</sub> = 2.4V
- V<sub>DD</sub> = 12V
- C<sub>Gate</sub> = 1nF
- $F_{SW} = 118kHz$
- V\_I<sub>sns</sub> = 0V

Figure 15: Over Current ( $V_{\text{IOVER}}$ ) vs. Temperature



- Test Conditions:
- $V_{FB} = 2.4V$
- V<sub>DD</sub> = 12V
- C<sub>Gate</sub> = 1nF
- $F_{SW} = 118kHz$
- $V_I_{sns} = 0V$

THIS PAGE INTENTIONALLY LEFT BLANK

# **Design and Applications Information**

#### 5.1 **Overview**

The 88EM8080/88EM8081 is a PWM controller for LED applications with PFC. Flyback topology is used to simplify the two stage (front-end PFC and output stage) design to a single stage that includes Power Factor Correction (PFC) and regulation of the output. Compared to the two stage structure, a single stage with PFC is a more cost effective solution for LED lighting applications. The following section provides guidelines for the application design, component selection, and board layout in order to improve LED application performance with PFC based on the flyback topology.

The 88EM8080/88EM8081 IC control algorithm uses Average Current Mode Control for power factor correction applications with low harmonic distortion and good noise immunity. The IC senses the output current and forces it to follow the reference LED current matching the design requirements. The chip also senses the primary current and forces the average signal of the primary current to follow the sinusoidal current reference, therefore achieving power factor correction. This is possible because the bandwidth of the outer current/voltage loop is much smaller than twice the line frequency. This IC implements the adaptive loop control so that the LED power supply achieves high power factor even under high input voltage and low load conditions. The device also provides strong gate drive capability of 1.2A (typical).

There are four analog input signals and one logic output signal for the 88EM8080/88EM8081 controller. Each signal is briefly described below.

- Input voltage signal at VIN pin is a half sinusoidal waveform. It is fed into the VIN pin through the input voltage resistor divider. This is for the line frequency zero-cross detection for PFC. Using the zero-crossing detector, the IC can predict the input sinusoidal waveform. The design of the input voltage divider and the design equations for the prediction of input sinusoidal voltage are described in the following Section 5.2. The signal at the VIN pin also provides brown-out protection because of the minimum VIN voltage requirement. This brown-out protection is described in Section 5.2.1.
- Input signal at FB pin is the output feedback signal through the output voltage resistor divider plus the compensation. For LED current control, LED current is sensed and fed back to FB pin. An optocoupler can be used for isolation, if necessary. This signal helps to obtain output voltage regulation.
- Input current sensing signal is derived from the sensing resistor to the ISNS pin. This is for the average current mode control to achieve a good sinusoidal current waveform and high power factor. This average current signal is also used for over current protection.
- Input over current protection (OCP) signal is a logic signal instead of an analog signal. It is used to shut down the output at the SW pin when pulled low for cycle by cycle current limiting.
- The output signal from the 88EM8080/88EM8081 is the PWM gate drive signal from the SW pin. The switching frequency on the 88EM8080 device is fixed to 60kHz while the 88EM8081 is fixed to 120kHz. Refer to the 88EM8080/88EM8081 Application Note located on Marvell.com for more application details.

The advantages of this device operating under Mixed Mode Control when compared to Critical Transition Mode are shown in Table 6.

Table 6: **Comparison between Critical Transition Mode and Mixed Mode Controls** 

| Critical Transition Mode Control                                                   | Mixed Mode – CCM/DCM Control             |
|------------------------------------------------------------------------------------|------------------------------------------|
| High peak current on switch                                                        | Low peak current on switch               |
| High diode peak current at secondary side                                          | Low diode peak current at secondary side |
| Variable switching frequency with lowest switching frequency at peak input voltage | Fixed switching frequency                |
| Big transformer                                                                    | Small transformer                        |
| Difficult to achieve high power                                                    | Easy to achieve high power               |
| High cost                                                                          | Low cost                                 |

#### 5.2 Input Voltage Resistor Divider on VIN Pin

Accurate peak detection signal and zero-cross detection for regenerating the input sinusoidal voltage is the most important issue for a proper current shaping and total harmonic distortion (THD) improvement. A peak detecting pulse is generated after comparing the VIN sinusoidal signal to an internal threshold reference of 0.72V (typical) as shown in Figure 17. If the threshold reference is too high, near the peak area, the calculation may loose accuracy because of the low slope. On the other hand, if the threshold reference is too low, there could be an error on zero-cross detection due to the possible distortions near the zero-crossing. For a universal input voltage range (85Vac~270Vac) the optimum accuracy would be achieved if the threshold level is around 30° of the line cycle.

Figure 16: Internal Block for Zero-cross Detection, Brown-out Protection



Doc. No. MV-S106340-01 Rev. C Copyright © 2010 Marvell Page 32 August 27, 2010, 2.00 Document Classification: Proprietary

The values for the sensing resistors  $R_a$ ,  $R_b$ , and  $R_c$  in Figure 16 are selected to get proper sinusoidal AC voltage, under voltage lockout, and peak voltage detection. If the values are too small there will be higher power loss and if they are too big there might be pickup noise on the VIN signal. The recommended values are shown in the following equation:

$$\frac{R_a + R_b}{R_c} = \frac{100}{1} = \frac{1.8M\Omega}{18k\Omega}$$
 Equation (1)

Where  $R_a$  +  $R_b$  is recommended to be 1.8M $\Omega$  and  $R_c$  is selected as 18k $\Omega$ . Knowing ( $R_a$  +  $R_b$ ),  $R_a$  and  $R_b$  can be designed.

For this input voltage resistor divider, the appropriate combination based on the voltage / power rating of the resistors should also be considered.

Figure 17: Peak Detecting Signal for Predictive Sinusoidal AC Voltage



As can be seen in Figure 16, the internal peak detecting circuit generates peak detecting pulse through the inside comparator which has a threshold voltage of 0.72V and external AC sensing resistors of  $R_a$ ,  $R_b$  and  $R_c$ . This pulse is processed in the DSP core to calculate the mid-point (peak point) and the zero-crossing point of the sinusoidal waveform. The phase angle of  $\phi$  is calculated using the widths (M and N) of the high and low signals.

$$N = (\pi - 2\phi)$$
 Equation (2)

$$M = (\pi + 2\phi)$$
 Equation (3)

$$\phi = (M - N)/4$$
 Equation (4)

Peak value of the sinusoidal waveform is calculated by the following equation:

$$V_{\text{line pk}} = V(\phi)/(\sin \phi)$$
 Equation (5)

#### 5.2.1 Brown-out Protection

The signal that appears on the VIN pin is a half sinusoidal voltage waveform and its peak value has to be higher than 0.72V for normal operation. Whenever the VIN voltage is less than 0.72V at the peak value, it is considered as a Brown-out condition. During the brown-out condition, the IC generates a low duty cycle of 6% to protect the system. For the design shown in equation (1) the brown-out protection occurs at the AC input of 50V RMS (72V peak, VIN=0.72V). To adjust the brown-out protection point, the resistance value of  $R_a$ ,  $R_b$  and  $R_c$  can be changed.

### 5.2.2 Layout Guidelines

It is recommended that a 0.1nF-10nF capacitor ( $C_c$ ) is connected between VIN and ground for noise immunity. The layout of  $R_b$ ,  $R_c$  and  $C_c$  should be kept as close as possible to the VIN pin, as shown in Figure 18 to reduce noise pickup.  $R_a$  should be kept as close as possible to the high voltage input.

Figure 18: Input Voltage Resistor Divider Layout Guidelines



Keep layout of Rb, Rc and Cc as close as possible to VIN pin to keep high noise immunization

## 5.3 Output LED Current Control

The brightness and color of a LED are functions of LED current. A constant current source driver for LED current therefore helps in control of brightness and color. The LED current is passed through a current sense resistor and the voltage across the sense resistor is used as a feedback signal for LED current control. Reference designs are presented in the following sections for isolated and non-isolated outputs for the control of LED current using Marvell 88EM8080/88EM8081 IC.

### 5.3.1 Non-isolated Output LED Current Control

Figure 19 shows a typical configuration for non-isolated output LED current control. LED current is sensed by the resistor  $R_{sen2}$ . The voltage across  $R_{sen2}$  is amplified by an amplifier U2. The output of the operational amplifier is connected to FB pin through a diode  $D_2$ . A voltage loop is also added for voltage regulation at no load. The two feedback loops (output voltage and output current) are implemented in an OR structure through  $D_1$  and  $D_2$ .

During startup, the output voltage increases and must reach a certain level before the LED current can flow. The output voltage is fed back through the resistor divider ( $R_1$  and  $R_2$ ) and the diode  $D_1$ .  $R_1$  and  $R_2$  are designed to limit the output voltage during startup (with no LED current) and when the LED string is open.

Figure 19: Non-Isolated Feedback Loop Schematic



#### 5.3.1.1 R<sub>1</sub> and R<sub>2</sub> Resistor Divider Design

The following equation can be used for the design of R<sub>1</sub> and R<sub>2</sub>.

$$\frac{V_{OUT\_MAX}}{R_1} - V_{D1} \left(\frac{1}{R_1} + \frac{1}{R_2}\right) = V_{REF}$$
 Equation (6)

Where  $V_{OUT\_MAX}$  is the output over voltage regulation point during starting or under a no load condition,  $R_1$  and  $R_2$  are in  $k\Omega$ ,  $V_{D1}$  is the voltage drop of the diode  $D_1$  and  $V_{REF}$  is the reference voltage inside the 88EM8080/88EM8081 IC. The nominal value of  $V_{REF}$  is 2.5V.

This equation takes into account of the internal leakage at FB pin. The leakage at the FB pin is equivalent to a 200k Resistor. Because the forward current of diode  $D_1$  is less than 25mA, the voltage drop  $V_{D1}$  is about 0.1V to 0.3V depending on the diode and the temperature of the diode. It should be noted that under steady state conditions the current loop should be active and not the voltage loop. Therefore care must be taken in selection of  $R_2$  to make sure that the voltage at the cathode of  $D_1$  is less than the voltage at the cathode of  $R_2$  under steady state conditions.

#### 5.3.1.2 RC Filter Design

In single stage PFC LED applications, the output voltage / current has twice the line frequency ripple which may trigger the OVP function through the voltage at the FB pin. An RC filter (resistor  $R_5$  and capacitor  $C_{cp}$ ) can be embedded into the operational amplifier circuit for filtering this twice the line frequency ripple. The design of the operational amplifier circuit is described in the following section.

#### 5.3.1.3 Design of Operational Amplifier Circuit

The DC gain of the non-inverting amplifier circuit is based on the following equation:

$$K_{U2} = \left(1 + \frac{R_5}{R_A}\right)$$
 Equation (7)

However, the average current through the LED is controlled by the following equation:

$$I_{AVG} \times R_{sen2} \times (K_{U2}) - V_{D2} = V_{REF}$$
 Equation (8)

Where,  $I_{AVG}$  is the average LED current,  $V_{D2}$  is the voltage drop on the diode  $D_2$  and  $K_{U2}$  is the DC gain of the operational amplifier circuit. From Equation (8) the required  $K_{U2}$  can be determined.

 $R_5$  and  $R_4$  are then designed from Equation (7).

The cross over frequency of  $R_5$  and  $C_{cp}$  is selected well below 120Hz in order to attenuate twice the line frequency ripple. The recommended value for this cross over frequency is around 10Hz.

$$\frac{1}{2\pi R_5 C_{cn}} = 10$$
 Equation (9)

Knowing R<sub>5</sub>, C<sub>cp</sub> can be calculated.

Doc. No. MV-S106340-01 Rev. C

Page 36

Document Classification: Proprietary

August 27, 2010, 2.00

#### **Low-Cost LED Current Control with Non-isolated Output** 5.3.2

One can have a cost effective design by not having the operational amplifier in the output current feedback loop. The circuit is shown in Figure 20.

Figure 20: Low-cost, Non-isolated LED Current Control



In this case, the voltage across  $R_{sen2}$  is directly connected to VFB pin through the filter  $R_3$  and  $C_{CP}$ and the diode  $D_2$  but without the operational amplifier U2. Also it should be noted that  $R_{\text{sen2}}$  has to be selected so that the voltage across it is higher than 2.5V (by a diode drop) under steady state conditions. Because of this condition,  $R_{\text{sen2}}$  will be of a higher value than when the operational amplifier is present and there will be a significant power loss in the R<sub>sen2</sub> resistor. The efficiency of this LED driver circuit will be lower than that of application circuit in Figure 19, Non-Isolated Feedback Loop Schematic, on page 35.

The following equation can be used for the design of  $R_3$  in addition to equation 7.

$$(I_{AVG} \times R_{sen2}) - V_{D2} = V_{REF} \left( 1 + \frac{R_3}{R_4} + \frac{R_3}{200} \right)$$
 Equation (10)

Where,  $I_{AVG}$  is the average LED current,  $V_{D2}$  is the voltage drop on the diode  $D_2$ ,  $V_{REF}$  is the internal reference of the 88EM8080/88EM8081 IC, and resistors  $R_3$  and  $R_4$  are in  $k\Omega$ .

The following equation can be used for the design of R<sub>1</sub> and R<sub>2</sub>.

$$V_{OUT\_MAX} \ = \ V_{REF} \bigg( 1 + \frac{R_1}{200} + \frac{R_1}{R_2} + \frac{R_1}{R_4} \bigg) + V_{D1} \bigg( 1 + \frac{R_1}{R_2} \bigg) \ \qquad \qquad \text{Equation (11)}$$

Where,  $V_{OUT\_MAX}$  is the maximum output voltage,  $V_{D1}$  is the voltage drop on the diode D1, and resistors  $R_1$ ,  $R_2$  and  $R_4$  are in  $k\Omega$ .

A reference design for a cost effective non-isolated LED driver is presented in Section 5.7.

#### 5.3.3 **LED Current Control with Isolated Output**

The typical isolated output current control is shown in Figure 21.

Figure 21: Isolated LED Current Control



Figure 21 shows a typical configuration for LED current control when the output is isolated from the AC input. The current through the LED also passes through the resistor R8 and the voltage across R8 is used for output current sensing and for LED current control. In order to reduce the power dissipation in the current sensing resistor, R8 could be selected as a low value such as  $0.1\Omega$ . The voltage across R8 at 500mA steady state current is 50mV.

This current sense voltage across R8 is amplified by the non-inverting amplifier U2 and is applied to the inverting input of the U1 circuit. Typically, the TL431 IC is used for U1. U2 is necessary to amplify the sense voltage to 2.5V at the steady state LED regulated current. This is because the non-inverting input of U1 has a reference voltage of 2.5V nominal. Capicitor C15 and resistor R2

Doc. No. MV-S106340-01 Rev. C Copyright © 2010 Marvell August 27, 2010, 2.00 Page 38

provide attinuation for 120Hz ripple. The U1 device is used to generate an error voltage of  $V_C$  at the output after comparing the output voltage of U2 to the internal reference voltage of U1.

An optocoupler is connected between the output (LED+) and the U1 error voltage output through a resistor R23. The current through the optocoupler is a function of error voltage at the output of U1 (TL431) and is varied until the output voltage of U2 is equal to the reference voltage of U1.

The current through the opto-transistor and resistor R11 is proportional to the opto-diode current by a factor of current transfer ratio of the optocoupler. The voltage across R11 is applied as input to FB pin. Therefore, the voltage at the FB pin is a function of the error voltage output of U1. The voltage at the FB pin controls the duty cycle of the drive signal to the external MOSFET Q1. The switching current of Q1 is sensed by the voltage across resistor R5. At steady state conditions the FB pin voltage will be 2.5V which is equal to the nominal value of internal reference for 88EM8080/88EM8081 IC.

The voltage across resistor R5 is filtered and the filtered voltage is proportional to the average current. The duty cycle is varied so that the average of the input current through the ISNS pin follows the AC Input voltage. The amplitude of the AC sinusoidal input current is varied to adjust the output voltage, therefore adjusting the LED current until the output voltage of U2 equals the reference voltage of U1 (2.5V, typical).

During startup, the FB pin voltage is zero and the duty cycle at the SW pin is 6% (typical). Soft start is provided until feedback voltage reaches 2.1V which is 87.5% of the reference voltage of U3 (2.5V, typical). During the time the voltage at FB pin rises to 2.1V, the internal current reference increases linearly. The internal current reference determines how fast the power is delivered to the secondary side in addition to other circuit parameters. Therefore, the soft start time is the duration for internal current reference to raise linearly. When the FB pin reaches 2.1V, the internal feedback loop starts closed loop operation to eventually reach steady state. It is to be noted that LEDs will not conduct until the voltage across them reaches a minimal value. This means the LED load is open circuited during startup. The voltage across the output capacitors C11 and C13 is zero initially at starting. The output capacitors C11 and C13 will get charged rather guickly and the output voltage could overshoot the steady state value. During starting condition when LEDs are not conducting or if the LED string is open circuited, the output voltage across the LED string may go higher than the normal steady state value and the zener D6 will be conducting. The output voltage of U1 is equal to the zener voltage. Once the LEDs starts conducting the output voltage of U1 starts decreasing and will come to a steady state value at which point the voltage across D6 will be much lower than the zener conduction voltage.

If the ambient temperature is increased, the CTR of the optocoupler will become less, then more current through the optodiode becomes necessary for LED current regulation. This means the output voltage of U1 (TL431) will be lower than the steady state voltage at the lower ambient. If the ambient is decreased, U1 voltage will be higher than the steady state voltage at the higher ambient. The design of the U1 circuit should be such that the zener diode D6 should not conduct during normal operation at any temperature. In addition, the output voltage of U1 cannot go below the reference voltage (2.5V for TL431) for any reason during steady state operation.

#### 5.3.4 Isolated LED Current Control - Circuit Design

The relation between output current signal and the reference voltage of U1 is provided by the following equation:

$$V_{REFU1} = \frac{R_2 + R_3}{R_3} \times I_{LEDavg} \times R_8$$
 Equation (12)

Where  $V_{REFU1}$  is the U1 (TL431) reference voltage and is equal to 2.5V nominal,  $I_{LEDavg}$  is the average current through the LED.

 $R_8$  is selected to be a low value so that the power dissipation is minimum. For the reference design it is  $0.1\Omega$ .

One can select R<sub>2</sub> and R<sub>3</sub> from the above equation after selecting R<sub>8</sub> since V<sub>REFU1</sub> is equal to 2.5V.

C11 and C13 are selected so that the second harmonic ripple at the output is at a desired level.

The Zener diode  $D_1$  is selected to be 4.7V so that the voltage at the FB pin cannot exceed the rated maximum voltage for the FB pin.

The output voltage of U1 error amplifier  $(V_C)$ , and the secondary side optocoupler diode current are related by the following equation:

$$I_{sf} = \frac{V_O - V_{FD} - V_C}{R_{23}}$$
 Equation (13)

Where  $V_{FD}$  is the forward voltage drop of optocoupler diode and is about 1V.

V<sub>C</sub> is also related to the FB pin voltage or the reference voltage of U3 by the following equation:

$$\frac{V_O - V_{FD} - V_C}{R_{23}} \times CTR \times R_{11} = V_{FB\_REG}$$
 Equation (14)

Where V<sub>FB REG</sub> is the reference voltage of U3 and CTR is the current transfer ratio of optocoupler.

At steady state no load condition, the secondary side error amplifier enters into positive saturation status because of no current feedback signal. Therefore, the output voltage  $V_C$  increases to the maximum clamp voltage  $V_{ZD6}$  as pointed out in the previous section.  $V_{ZD6}$  should be higher than normal operation voltage of  $V_C$  to keep enough margin. Then the no load output voltage will increase until the FB pin voltage reaches 2.5V. The following equation can be used to calculate the no load output voltage.

$$\frac{V_{O\_\text{NOLOAD}} - V_{FD} - V_{ZD6}}{R_{23}} \times CTR \times R_{11} = V_{FB\_\text{REG}}$$
 Equation (15)

 $V_{O\_NOLOAD}$  is also equal to the maximum voltage when the LED string is broken or when the sense line is open.

The following equation is provided to calculate the output over voltage protection point.

$$\frac{V_{O\_{\rm OVP}} - V_{FD} - V_{ZD6}}{R_{23}} \times CTR \times R_{11} = V_{FB\_{\rm OVP}}$$
 Equation (16)

Doc. No. MV-S106340-01 Rev. C

Page 40

Document Classification: Proprietary

August 27, 2010, 2.00

At OVP condition the error amplifier output voltage increases to  $V_{ZD6}$ . It is pointed out that the primary FB pin voltage reaches the OVP threshold  $V_{FB\_OVP}$  (which is about 3V) when the output voltage increases to OVP level. This OVP condition can occur with a low output capacitance and high output ripple.

The steady state output at no load can also be calculated using the following equation which depends on the normal operation voltage  $V_{C}$  of the U1 (TL431) error amplifier at nominal full load condition and  $V_{ZD6}$ .

$$V_{O\_{\rm NOLOAD}} = (V_O + V_{ZD6} - V_C)$$
 Equation (17)

It is important to note that V<sub>C</sub> varies with temperature and will also vary from unit to unit of the optocoupler.

The transfer function of u1 (TL431) amplifier circuit is:

$$H(s) = \frac{V_C(s)}{V_{OUT\_U2}(s)} = \frac{1 + s \times C_1 \times R_{21}}{s \times R_{22} \times C_1}$$
 Equation (18)

Where  $V_{OUT\_U2}$  is the output voltage of the amplifier U2 as shown in Figure 21. The values of  $C_1$ ,  $R_{21}$  and  $R_{22}$  are selected in such a manner that there is enough DC gain for the average current feedback signal. At the same time there should be enough attenuation at 120Hz so that the second harmonic ripple voltage from the sensed current signal is attenuated and not amplified. Therefore, the low frequency zero should be placed far below twice the line frequency (<20Hz).

#### 5.3.4.1 Design of Operational Amplifier Circuit

The DC gain of the non-inverting amplifier circuit is based on the following equation:

$$K_{U2} = \left(1 + \frac{R_2}{R_3}\right)$$
 Equation (19)

However, the average current through the LED is controlled by the following equation:

$$I_{AVG} \times R_8 \times (K_{U2}) = V_{REF}$$
 Equation (20)

Where,  $I_{AVG}$  is the average LED current and  $K_{U2}$  is the DC gain of the operational amplifier circuit. From Equation (20) the required  $K_{U2}$  can be determined.

 $R_2$  and  $R_3$  are then designed from Equation (19).

The cross over frequency of  $R_2$  and  $C_{15}$  is selected well below 120Hz. The recommended value for this cross over frequency is around 10Hz.

$$\frac{1}{2\pi R_2 C_{15}} = 10$$
 Equation (21)

Knowing R<sub>2</sub>, C<sub>15</sub> can be calculated.



#### 88EM8080/88EM8081 Datasheet

Gain of the operational amplifier circuit at any frequency 'f' is given by the following equation:

$$K_{U2}(f) = \left(1 + \frac{R_2}{R_3}\right) \times \frac{\sqrt{1 + A^2 \times B^2}}{\sqrt{1 + C^2 \times B^2}}$$
 Equation (22)

Where:

$$A = \frac{R_2 \times R_3}{R_2 + R_3} \times C_{15}$$
 Equation (23)

$$B = 2 \times \pi \times f$$
 Equation (24)

$$C = R_2 \times C_{15}$$
 Equation (25)

Equation (22) can be used to determine the attenuation at 120Hz from the DC gain.

#### 5.3.5 NTC Compensation Circuit Design

The secondary side error amplifier output voltage  $V_C$  varies between the maximum value  $V_{ZD6}$  and the minimum value 2.5V (U1 (TL431) minimum supply voltage). From Equation (14) it can been seen that the variation of  $V_C$  depends on the tolerance of  $R_{11}$  and  $R_{23}$  value,  $V_{FB\ REG}$  reference voltage and CTR value of optocoupler.

But the CTR value of optocoupler has a wide variation from unit to unit and also with temperature. For example, the relative CTR of FOD817 form Fairchild changes from 105% to 55% with ambient temperature from 0°C to 110°C. If ambient temperature increases, the CTR of optocoupler decreases, which results in a lower value for  $V_C$ . When ambient temperature is over 110°C, the  $V_C$  voltage could reach the minimum limit value of 2.5V. Then the power system will be out of regulation. It is pointed out that 0°C and 110°C are selected for illustration only.

At  $0^{\circ}$ C  $V_{C}$  would increase from the value at room temperature. If it is high enough zener  $D_{6}$  would conduct and the power system is out of regulation.

In order to keep V<sub>C</sub> at a reasonable range (below zener D<sub>6</sub> Voltage and above 2.5V with a margin) a NTC compensation circuit, shown in Figure 22, is introduced. An actual reference design is shown for illustration of NTC compensation. This compensation circuit is composed of an NTC resistor NTC1 and resistors R10 and R23 (instead of resistor R23 only).

Figure 22: Isolated LED Current Control with NTC Compensation



#### 5.3.5.1 **Design Equations**

With NTC compensation circuit, the total equivalent resistance decreases when ambient temperature increases and will compensate for the variation of the CTR with temperature and maintain V<sub>C</sub> at a narrow range. Similar effect takes place when the ambient temperature is decreased.

The following two equations at 25°C and 110°C ambient temperature condition are used for selection of resistors R10 and R23 values.

$$\frac{V_O - V_{FD} - V_{C\_25}}{R_{23} + \frac{R_{NTC1\_25} \times R_{10}}{R_{NTC1\_25} + R_{10}}} \times CTR\_25 \times R_{11} = V_{FB\_REF}$$
 Equation (26)

$$\frac{V_O - V_{FD} - V_{C\_110}}{R_{23} + \frac{R_{NTC1\_110} \times R_{10}}{R_{NTC1\_110} + R_{10}}} \times CTR\_110 \times R_{11} = V_{FB\_REF}$$
 Equation (27)

Where, R<sub>NTC1 25</sub> and R<sub>NTC1 110</sub> are the resistance value of NTC1 at 25°C and 110°C ambient temperature. CTR\_25 and CTR\_110 are the CTR values of optocoupler at 25°C and 110°C ambient temperature and  $V_{C~25}$  and  $V_{C~110}$  are the actual output voltages of U1 amplifier at 25°C and 110°C ambient temperatures.

In the following, V<sub>C</sub> is assumed to be constant at 25°C and 100°C for the selection of resistors R10 and R23. Once the resistors are selected the variation of V<sub>C</sub> at 25°C and 100°C can be calculated.

$$V_{C\ 25} = V_{C\ 110} = V_{C}$$
 Equation (28)

$$A = \frac{V_{FB\_REF}}{R_{11} \times (V_O - V_{FD} - V_C)}$$
 Equation (29)

$$B = CTR\_110 - CTR\_25$$
 Equation (30)

$$C = R_{NTC1\_25} + R_{NTC1\_110}$$
 Equation (31)

$$D = R_{NTC1\_25} - R_{NTC1\_110}$$
 Equation (32)

$$E = B + A \times D$$
 Equation (33)

$$F = 4 \times E \times B \times R_{NTC1\_25} \times R_{NTC1\_110}$$
 Equation (34)

Doc. No. MV-S106340-01 Rev. C Copyright © 2010 Marvell August 27, 2010, 2.00 Page 44

R10 can then be calculated from the following equation:

$$R_{10} = \frac{-BC + \sqrt{(BC)^2 - F}}{2E}$$
 Equation (35)

R23 can then be calculated from the following equation:

$$R_{23} = \frac{CTR\_25}{A} - \frac{R_{10} \times R_{NTC1\_25}}{R_{10} + R_{NTC1\_25}}$$
 Equation (36)

Marvell provides an Excel spread sheet tool for the required NTC compensation circuit selection to meet design requirements. The selection of a different value for NTC part, will provide diffent values for R10 and R23. The Excel spread sheet tool will help calculate variation of  $V_C$  with temperature. The designer can then select a suitable NTC value to minimize the variation of V<sub>C</sub>. Figure 23 shows the variation of V<sub>C</sub> with temperature for a 25V, 500mA output design with 33K NTC part. It is evident that the variation of V<sub>C</sub> voltage is small when ambient temperature changes from 0°C to 120°C. This clearly shows that the NTC compensation circuit can be used effectively to compensate for the tolerance of the components and also for the wider variation of CTR of the optocoupler. A reference design for an isolated LED driver is presented in Section 5.8.

Figure 23: The Error Amplifier Output Voltage (V<sub>C</sub>) vs. Temperature





#### 88EM8080/88EM8081 Datasheet

#### 5.3.5.2 Simplified Engineering Design Procedure

In the previous section, by assuming  $V_{C_25} = V_{C_110}$ , values for resistors R23 and R10 are estimated by solving the two simulataneous equations(Equation (26) and Equation (27)).

The simplified procedure can be used to get the estimates of R23 and R10. The steps are as follows.

- 1. Knowing the zener value of D6, one can estimate  $V_{C_25}$ . For example, if D6 is a 15V zener, one can choose 11 Volts for  $V_{C_25}$ . This provides 4V nominal margin for the zener not to conduct.
- 2. Once  $V_{C_25}$  is known, Equation (26) is solved to get estimate for  $(R_C) = R_{23} + \frac{R_{NTC1_25} \times R_{10}}{R_{NTC1_25} + R_{10}}$
- 3. Assuming  $R_{23} = \frac{R_C}{2}$  and  $R_{10} = \frac{R_C}{2}$  to get the value of R23 and R10.
- 4. An NTC can be selected such that,  $R_{NTC1\_25}$  is about 5 to 10 times the value of R10 and  $R_{NTC1\_110}$  is about 1/5 to 1/10 the value of R10.
- 5.  $V_{C_{-110}}$  can then be calculated from Equation (27).
- 6.  $V_{C_{-110}}$  should be in the allowable range for the U1 (TL431) and no conduction for zener D6. For this example, the voltage range for  $V_{C_{-110}}$  should be around 5V to 10V. This will satisfy the minimum requirement for  $V_{C}$  (not less than 2.5V) with a margin.
- 7. This process can be repeated until  $V_{C_{-110}}$  is in the allowable range.

Doc. No. MV-S106340-01 Rev. C

Page 46

Document Classification: Proprietary

August 27, 2010, 2.00

# 5.4 Current Sensing and Over Current Protection

## 5.4.1 Current Sensing Through ISNS Pin

The current sensing circuit is illustrated in Figure 24. The voltage drop on the current sense resistor should be kept very small in order to reduce the power consumption on the sense resistor. In flyback topology, the drain to source current flows through the transformer primary, MOSFET and current sense resistor ( $R_{sen}$ ). The average current mode control single stage solution uses two signals: the peak current signal to avoid the transformer saturation including a short circuit condition, and the average current sense signal to achieve PFC operation. The voltage drop ( $V_{sen}$ ) across resistor ( $R_{sen}$ ) represents the flyback peak current signal. The voltage of ( $V_{CS}$ ), after  $R_{CS}$  and  $C_{CS}$  low pass filter, represents the average current signal of the primary side of the flyback converter.

Figure 24: Current Sensing Circuit





#### 88EM8080/88EM8081 **Datasheet**

The resistor (R<sub>sen</sub>) should be designed as the example in Table 7 where R<sub>sen</sub> is designed for a 60W power supply.

Table 7: **Current Sensing Circuit** 

| Input Power                          | P <sub>in</sub>                                                                         | 60W   |
|--------------------------------------|-----------------------------------------------------------------------------------------|-------|
| Minimum input voltage                | V <sub>in_min</sub>                                                                     | 85V   |
| Maximum average input current        | $I_{\text{in\_max}} = \sqrt{2} \times \frac{P_{in}}{V_{\text{in\_min}}}$                | 1A    |
| Over current threshold Zone 1        | V <sub>IOVER_TH1</sub>                                                                  | 0.39V |
| Over current margin                  | I <sub>Margin</sub>                                                                     | 30%   |
| Current sensing resistor calculation | $R_{sns} = \frac{V_{\text{IOVER\_THI}}}{i_{\text{in\_max}} \times (1 + I_{m \arg in})}$ | 0.30Ω |
| Current sensing resistor selection   | R <sub>sns</sub>                                                                        | 0.30Ω |

Table 8 shows the reference value of the current sensing resistor for different input power levels. In the practical design, the current sensing resistor value could be fine tuned around the value shown in the table based on the specification and the primary inductance of the flyback transformer.

Table 8: **Current Sensing Resistor Selection Reference** 

| Input Power (W)                       | 10        | 30          | 60          | 120         |
|---------------------------------------|-----------|-------------|-------------|-------------|
| Current Sensing Resistor ( $\Omega$ ) | 1.0 - 2.0 | 0.50 - 0.70 | 0.25 - 0.35 | 0.12 - 0.15 |

#### 5.4.2 **Average Current Signal and Over Power Limitation**

The peak current is sensed as the voltage across the sense resistor. To convert flyback peak current into an average current signal, an RC filter is required as described in the previous section. Figure 25 shows how the addition of the filter will result in an average current signal. This average current signal,  $V_{GS}$  is fed back onto the ISNS pin and used to achieve a sinusoidal current waveform by an internal current control loop. It is also used to achieve power limitation. The corner frequency of the RC filter is recommended approximately 1/10~1/6 of the switching frequency. The recommended value for  $R_{cs1}$  is  $187\Omega_{r}$   $R_{cs2}$  is  $200\Omega_{r}$   $R_{cs1}$  and  $R_{cs2}$  are used for the purpose of blocking excessive negative and surge voltages. A single stage PFC operates at 120kHz (typical) using the 88EM8081 device.  $C_{cs}$  is designed as 47nF which results in a corner frequency of 18kHz. The corner frequency of the low pass filter is defined by the following equation;

$$f_{corner} = \frac{1}{2\pi R_{cs1} C_{cs}}$$
 Equation (37)

U3 is designed to perform over power limitation according to different over current thresholds as shown in Table 4, Electrical Characteristics, on page 16. The adaptive over current and hence adaptive over power protection feature is described in Section 3.7.3

Doc. No. MV-S106340-01 Rev. C Copyright © 2010 Marvell Page 48 Document Classification: Proprietary August 27, 2010, 2.00

Figure 25: Current Sensing and Over Current Protection Waveforms

#### 5.4.3 Peak Current and Average Current Relationship

The relationship between the flyback peak and the average current signals is derived in this section. Figure 25 explains this in detail.

The peak to peak ripple current through the Rsen resistor is given by the following equation.

$$\Delta I_{ins} = \frac{V_{line} \times D}{L_m \times f_s}$$
 Equation (38)

The average current sensing signal across Rsen during the MOSFET switching on time is...

$$V_{sen}^{avg} = V_{senpk} - \frac{\Delta I_{ins}}{2} \times R_{sen}$$
 Equation (39)

The average current sensing signal during the whole switching cycle can be calculated as

$$V_{cs}^{avg} = V_{sen}^{avg} \times D$$
 Equation (40)

## 5.4.4 Cycle by Cycle Current Protection through OCP Pin

The voltage across Rsen and the OCP pin are used for cycle by cycle over current protection. This protection helps to avoid the transformer saturation. A circuit consisting of an NPN transistor Q2 with a low base to emitter parasitic capacitance is recommended for the design as shown in Figure 26. The sensing voltage through  $R_{\text{sen}}$  should trigger and turn on the transistor Q2 during the over current condition. Q2 then pulls the OCP pin to low and turns off the gate signal to the external MOSFET.

For the design of the protection circuit a -2mV/°C (typical) temperature coefficient of the base to emitter voltage of Q2 ( $V_{be}$ ) should be considered. The lowest base to emitter voltage will be set at the junction temperature of 80°C.

Figure 26: Current Sensing and Cycle by Cycle Over Current Protection Circuit



At 80°C, the base to emitter voltage can be calcuated from the following equation

$$V_{be} \cong 0.65 V - 2mV \times (80 - 25) = 0.54 V$$
 Equation (41)

The highest base to emitter voltage occurs when the junction temperature is -25°C.

$$V_{be} \cong 0.65 V - 2mV \times (-25 - 25) = 0.75 V$$
 Equation (42)

Doc. No. MV-S106340-01 Rev. C

Page 50

Document Classification: Proprietary

August 27, 2010, 2.00

The voltage  $V_{be}$  should have tolerance margin to select the resistor,  $R_{sen}$ .  $R_{sen}$  can be selected from the following equation.

$$R_{sen} \le \frac{0.50V}{I_{ds}^{peak}}$$
 Equation (43)

The minimum saturation current point of Ilim for the transformer should satisfy:

$$I_{lim} = \frac{0.75 V}{R_{sen}} \times \frac{(R_1 + R_2)}{R_1}$$
 Equation (44)

 $I_{\text{lim}}$  should have enough margins considering transformer saturation condition at lower ambient temperature.

 $R_1$  and  $R_2$  act as voltage dividers to setup the right current limitation threshold.  $R_2$  controls base current of the transistor Q2.  $R_1$  helps to discharge the parasitic capacitance of the transistor. The value of  $R_1$  is recommended as 500~2k $\Omega$ ,  $R_2$  as 500~2k $\Omega$  and  $R_3$  as 10k $\Omega$ .  $R_3$  is connected between the collector of Q2 and OCP as shown in Figure 26.

A capacitor in parallel with the  $R_{sns}$  resistor is used to filter the noise for this OCP circuit to function properly. When the MOSFET turns on, external  $C_{OSS}$  of the MOSFET starts discharging. This causes the leading edge spikes of current and increases switching loss. Figure 25 shows that this spike of current causes unwanted over current protection. This phenomenon can be avoided by adding one capacitor,  $C_{sen}$ . The leading edge current timing is less than 300ns (typical).  $C_{sen}$  is recommended to have a value of  $0.22\mu\text{F}/25\text{V}$ . The capacitive reactance of  $C_{sen}$  should be far less than  $R_{sen}$  for proper filtering of this leading edge current spike.

#### 5.5 SW Pin to MOSFET Gate

The 88EM8080/88EM8081 provides a 1.2A (typical) drive current, which is the strongest driver capability in comparison with other similar parts. A gate resistor of about  $20\Omega$  is used between the SW pin and the gate of the external MOSFET. The gate driver loop is subject to fast rise times so the layout trace should be kept as short as possible in order to minimize the parasitic inductance, as shown in Figure 27.

Figure 27: SW Pin Layout Guidelines



#### 5.6 VDD, Signal (SGND) and Power (PGND) Grounds

VDD is the IC power supply pin. It has a typical value of 12V and a maximum operating voltage of 16V. A Zener diode circuit below 16V is recommended to guarantee that the voltage on VDD will not go any higher than 16V. The IC starts switching when VDD reaches 12V. The IC continues to switch as long as the VDD is higher than  $V_{DD\ UVLO}$ , which is 7V (typical). An electrolytic capacitor  $22\mu F$ (typical) is recommended between VDD and ground to keep VDD above 7V during startup. After startup, the bias transformer winding takes over and provides enough energy to power the IC. The description of these functions can be found in Section 3.2.

A 0.01-0.1μF ceramic capacitor is strongly recommended to be placed between the VDD and IC ground with the layout trace as close to the IC as possible. This capacitor is used for decoupling the noise to VDD and to maintain the VDD voltage during the switching of the internal driver circuit.

SGND is directly connected to the system ground by a Kelvin connection trace. The system ground is the source of the MOSFET, as shown in Figure 28, PGND connects to the system ground separately and can not share the same trace with SGND. This is due to pulse current on PGND while driving the external MOSFET on and off. This pulse current produces pulse voltage drops on the PGND trace and may cause the current sensing signal to be distorted if the SGND shares the same trace. Figure 28 provides layout guidelines.

Doc. No. MV-S106340-01 Rev. C Copyright © 2010 Marvell August 27, 2010, 2.00 Document Classification: Proprietary



Figure 28: VDD Decoupling Capacitor and Ground Layout Guidelines

# 5.7 Non-isolated LED Driver

# 5.7.1 Non-isolated LED Driver Schematic

Figure 29: 1W Non-isolated LED Driver Schematic



## 5.7.2 Non-isolated LED Driver Description

Figure 29 is a single stage non-isolated flyback LED driver with output regulation and PFC. The AC input is rectified by the diodes D2,D5,D6 and D7. Fuse F1 is used for AC input over current protection. Inductor L1 used for EMI filtering and also helps for input surge voltage protection. Resistors R5 and R14 provide the necessary voltage at VIN pin for AC input voltage sensing. Transformer T1 is the flyback transformer and MOSFET Q1 is the primary switch which is driven by the 88EM8080/88EM8081 PFC controller through a gate resistor R15. Diode D4, Resistor R10 and capacitor C2 form the primary RCD clamp. Resistor R7 senses the primary current and provides the input to ISNS pin. Diode D3 is the flyback diode and capacitors C1 and C14 are the output capacitors. Resistor R4 provides the initial bias for the PFC controller from the rectified AC input. Auxiliary winding T1B provides the bias power after startup. Maximum output voltage protection is provided by resistors R16 and R17. The LED current is sensed as the voltage across the resistor R20. The sensed output voltage from the resistor divider network R16 and R17 and the voltage across resistor R20 are both or'ed through the D12 dual diode. The output of D12 is connected to FB pin. C13 is a decoupling capacitor and is selected as 0.1μF. R21 is a 25.5k resistor. This value is chosen based on the RC time constant of R21 and C13. R21 changes the peak detector circuit formed by D12 and C1 into an average detector. In addition, the value of resistor R21 (25.5k) provides the right time constant for the best overall dynamic response. R21 could be selected in the range of 20k to 30k. The selection of R21 also affects the design of the output voltage divider R16 and R17 as defined by the design equations in Section 5.3.2. Zeners D9 and D1 are used for protection.

The key points for this design are:

- Output -- 27.5VDC at 450mA
- Universal Input 90V to 264 VAC
- Dual diode for maximum output voltage protection and for sensing the LED current
- Small size, low cost
- Maximum over voltage protection at 31VDC (typical)
- No optocoupler and no external operational amplifier
- High power factor and low THD throughout the AC line, load and temperature ranges
- No external compensation

## 5.8 Isolated LED Driver

## 5.8.1 Isolated LED Driver Schematic

Figure 30: 12.5W Universal Isolated LED Driver Schematic



#### 5.8.2 Isolated LED Driver Description

Figure 30 is a single stage isolated flyback LED driver with output regulation and PFC. The AC input is rectified by the diodes D2,D3,D7 and D8. Fuse F1 is used for AC input over current protection. Inductor L1 used for EMI filtering and also helps for input surge voltage protection. Resistors R6, R13 and R16 provide the necessary voltage at VIN pin for AC Input voltage sensing. Transformer T1 is the flyback transformer and MOSFET Q1 is the primary switch which is driven by 88EM8080/88EM8081 PFC controller through a gate resistor R19. Diode D10, Resistors R17,R18 and capacitor C12 form the primary RCD clamp. Resistor R5 senses the primary current and provides the input to ISNS pin. Diode D9 is the flyback diode and capacitors C11 and C13 are the output capacitors. Resistor R9 provides the initial bias for the PFC controller from the rectified AC input. A secondary winding T1B of transformer T1, resistor R15, diode D4 and capacitor C4 provides the bias power to VDD pin after startup. Output OVP protection is provided by Zener D6. The LED current is sensed as the voltage across the resistor R8. This sensed voltage is amplified by U2 and then used as the input to the error amplifier U1. The optodiode of PC1A opto coupler is connected to the output of the error amplifier through R23, R10 and the NTC1. The opto transistor of PC1A optocoupler is connected to VDD and R11. The voltage across the resistor R11 is connected to FB pin of the controller. Zeners D1, D5 and D6 are used for protection.

The key points for this design are:

- Output -- 25VDC at 500 mA
- Universal Input 90V to 264 VAC
- High operating temperature range 0 C to 110 C
- Innovative NTC compensation circuit for stable operating point of the error amplifier throughout the temperature range
- Small size, low cost
- Over voltage protection around 27VDC
- High power factor and low THD throughout the AC line, load and temperature ranges
- High efficiency

#### 5.8.3 12.5W Universal Isolated LED Driver Test Results

A reference board has been built and tested. The following are the test results.

#### 5.8.3.1 Efficiency and Power Factor

The following Table 9 and Figure 31 provides the efficiency, power factor and total harmonic distortion data at various AC input line voltages at full load LED current of 500mA (typical).

Table 9: Efficiency and Power Factor Test Results

| Input Voltage<br>(VAC) | Input<br>Current (A) | Input Power<br>(W) | Power<br>Factor | THD   | Output Voltage<br>(V) | Output Current<br>(A) | Output Power<br>(W) | Efficiency (%) |
|------------------------|----------------------|--------------------|-----------------|-------|-----------------------|-----------------------|---------------------|----------------|
| 90                     | 0.17                 | 15.272             | 0.999           | 3.00% | 25.41                 | 0.5064                | 12.87               | 84.26          |
| 115                    | 0.133                | 15.04              | 0.999           | 2.92% | 25.4                  | 0.5068                | 12.87               | 85.59          |
| 135                    | 0.113                | 14.95              | 0.998           | 2.97% | 25.39                 | 0.5072                | 12.88               | 86.14          |
| 180                    | 0.0858               | 14.987             | 0.993           | 3.45% | 25.39                 | 0.5076                | 12.89               | 85.99          |
| 230                    | 0.0684               | 15.074             | 0.979           | 7.00% | 25.39                 | 0.5082                | 12.90               | 85.60          |
| 265                    | 0.0613               | 15.292             | 0.965           | 9.60% | 25.39                 | 0.5094                | 12.93               | 84.58          |

Figure 31: Efficiency, Power Factor



Doc. No. MV-S106340-01 Rev. C

Page 58

Document Classification: Proprietary

Copyright © 2010 Marvell

August 27, 2010, 2.00

#### 5.8.3.2 Start-up Waveforms

Output Voltage and Input Current waveforms were captured at 115AC and 230VAC at full load during start-up and are shown in Figure 32 and Figure 33

Figure 32: Start-up at 115VAC at Full Load



Figure 33: Start-up at 230VAC at Full Load



#### 5.8.3.3 Steady State Waveforms

The steady state output voltage and input current waveforms were captured at 115VAC and 230VAC at full load and are shown in Figure 34 and Figure 35

Figure 34: Steady State at 115VAC at Full Load



Figure 35: Steady State at 230VAC at Full Load



Doc. No. MV-S106340-01 Rev. C

Document Classification: Proprietary

THIS PAGE INTENTIONALLY LEFT BLANK

# 6.1 Mechanical Drawings

Figure 36: 8-Lead SOIC Mechanical Drawing



| CVA/DOLC | DIMENSIONS IN MILLIMETERS |      |           | DIMENSIONS IN INCHES |       |       |
|----------|---------------------------|------|-----------|----------------------|-------|-------|
| SYMBOLS  | MIN                       | NOM  | MAX       | MIN                  | NOM   | MAX   |
| A        | 1.30                      | I    | 1.75      | 0.051                | _     | 0.069 |
| A1       | 0.10                      | _    | 0.25      | 0.004                | _     | 0.010 |
|          |                           |      |           |                      |       |       |
| b        | 0.33                      | 0.42 | 0.51      | 0.013                | 0.016 | 0.020 |
| С        | 0.18                      | 0.20 | 0.25      | 0.007                | 0.008 | 0.010 |
| D        | 4.80                      | 4.85 | 5.00      | 0.189                | 0.193 | 0.197 |
| E        | 5.80                      | 6.00 | 6.20      | 0.228                | 0.236 | 0.244 |
| E1       | 3.80                      | 3.90 | 4.00      | 0.150                | 0.154 | 0.157 |
| e        | 1.27 BSC                  |      | 0.050 BSC |                      |       |       |
| L        | 0.40                      | _    | 1.27      | 0.016                | _     | 0.050 |
| у        | _                         | _    | 0.10      | _                    | _     | 0.004 |
| 9        | 0.                        | _    | 8*        | 0,                   | _     | 8*    |
|          |                           |      |           |                      |       |       |



#### NOTE:

- 1. CONTROLLING DIMENSION: INCH
- DIMENSION "D" DOES NOT INCLUDE MOLD FLASH, TIE BAR BURRS AND GATE BURRS. MOLD FLASH, TIE BAR BURRS AND GATE BURRS SHALL NOT NOT EXCEED 0.006"[0.15mm] PER END.
- DIMENSION "b" DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTUSION SHALL BE 0.003"[0.08mm] TOTAL IN EXCEED OF THE "b" IMENSION AT MAXIMUM MATERIAL CONDITION.

#### Notes:



PIN I INDENTS

- All dimensions in mm.
- See Section 7, Part Order Numbering/Package Marking, on page 63 for package marking and pin 1 location.

# 0

# **Mechanical Drawings**

Mechanical Drawings
Mechanical Drawings

THIS PAGE INTENTIONALLY LEFT BLANK

# Part Order Numbering/Package Marking

# 7.1 Part Order Numbering

Figure 37 shows the part order numbering scheme. For complete ordering information, contact your Marvell FAE or sales representative.

Figure 37: Sample Ordering Part Number



The standard ordering part number for the respective solution is shown in Table 10.

Table 10: 88EM8080/88EM8081 Part Order Options<sup>1</sup>

| Package Type | Part Order Number                     |
|--------------|---------------------------------------|
| 8-Pin SOIC   | 88EM8080xx-SAG2C000                   |
| 8-Pin SOIC   | 88EM8080xx-SAG2C000-T (Tape and Reel) |
| 8-Pin SOIC   | 88EM8081xx-SAG2C000                   |
| 8-Pin SOIC   | 88EM8081xx-SAG2C000-T (Tape and Reel) |

1. Please note that the 88EM8080 device is 60kHz and the 88EM8081 device is 120kHz.

# 7.2 Package Markings

Figure 38 shows a typical package marking and pin 1 location.

Figure 38: Package Marking



Note: The above example is not drawn to scale. Location of markings are approximate.

# A

# **Revision History**

#### Table 11: Revision History

| Document Type                                                                                                                                                                                                                                                                                                                                                                                                  | Document Revision        |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|--|--|
| Release                                                                                                                                                                                                                                                                                                                                                                                                        | 88EM8080/88EM8081 Rev. C |  |  |  |
| Reworked Sections: Functional Description and Application Information Revised Sections:  • Application Information: edited section                                                                                                                                                                                                                                                                             |                          |  |  |  |
| Release                                                                                                                                                                                                                                                                                                                                                                                                        | 88EM8080/88EM8081 Rev. B |  |  |  |
| Reworked Sections: Functional Description and Application Information Revised Sections:  Product overview: added Universal schematic and removed other two Signal Description:updated pin descriptions Electrical Characteristics: updated EC table values Functional Description: completely rewrote section (removed old content) Application Information: completely rewrote section (reworked old content) |                          |  |  |  |
| Release                                                                                                                                                                                                                                                                                                                                                                                                        | 88EM8080/88EM8081 Rev. A |  |  |  |
| Changed 30W Isolated Schematic                                                                                                                                                                                                                                                                                                                                                                                 |                          |  |  |  |
| Release                                                                                                                                                                                                                                                                                                                                                                                                        | 88EM8080/88EM8081 Rev. – |  |  |  |
| First Release                                                                                                                                                                                                                                                                                                                                                                                                  |                          |  |  |  |





Marvell Semiconductor, Inc. 5488 Marvell Lane Santa Clara, CA 95054, USA

> Tel: 1.408.222.2500 Fax: 1.408.752.9028

> > www.marvell.com

**Marvell.** Moving Forward Faster