## **Hardware Data Sheet** ## ET1200 # Ether CAT Slave Controller Section I — Technology (Online at <a href="http://www.beckhoff.com">http://www.beckhoff.com</a>) Section II - Register Description (Online at <a href="http://www.beckhoff.com">http://www.beckhoff.com</a>) # **Section III – Hardware Description** Pinout, Interface description, electrical and mechanical specification, ET1200 features and registers Version 1.8 Date: 2014-07-07 #### DOCUMENT ORGANIZATION The Beckhoff EtherCAT Slave Controller (ESC) documentation covers the following Beckhoff ESCs: - ET1200 - ET1100 - EtherCAT IP Core for Altera® FPGAs - EtherCAT IP Core for Xilinx® FPGAs - ESC20 The documentation is organized in three sections. Section I and section II are common for all Beckhoff ESCs, Section III is specific for each ESC variant. The latest documentation is available at the Beckhoff homepage (http://www.beckhoff.com). #### Section I - Technology (All ESCs) Section I deals with the basic EtherCAT technology. Starting with the EtherCAT protocol itself, the frame processing inside EtherCAT slaves is described. The features and interfaces of the physical layer with its two alternatives Ethernet and EBUS are explained afterwards. Finally, the details of the functional units of an ESC like FMMU, SyncManager, Distributed Clocks, Slave Information Interface, Interrupts, Watchdogs, and so on, are described. Since Section I is common for all Beckhoff ESCs, it might describe features which are not available in a specific ESC. Refer to the feature details overview in Section III of a specific ESC to find out which features are available. #### Section II - Register Description (All ESCs) Section II contains detailed information about all ESC registers. This section is also common for all Beckhoff ESCs, thus registers, register bits, or features are described which might not be available in a specific ESC. Refer to the register overview and to the feature details overview in Section III of a specific ESC to find out which registers and features are available. #### Section III - Hardware Description (Specific ESC) Section III is ESC specific and contains detailed information about the ESC features, implemented registers, configuration, interfaces, pinout, usage, electrical and mechanical specification, and so on. Especially the Process Data Interfaces (PDI) supported by the ESC are part of this section. #### **Additional Documentation** Application notes and utilities like pinout configuration tools for ET1200 can also be found at the Beckhoff homepage. #### **Trademarks** Beckhoff®, TwinCAT®, EtherCAT®, Safety over EtherCAT®, TwinSAFE® and XFC® are registered trademarks of and licensed by Beckhoff Automation GmbH. Other designations used in this publication may be trademarks whose use by third parties for their own purposes could violate the rights of the owners. #### Patent Pending The EtherCAT Technology is covered, including but not limited to the following German patent applications and patents: DE10304637, DE102004044764, DE102005009224, DE102007017835 with corresponding applications or registrations in various other countries. #### Disclaimer The documentation has been prepared with care. The products described are, however, constantly under development. For that reason the documentation is not in every case checked for consistency with performance data, standards or other characteristics. In the event that it contains technical or editorial errors, we retain the right to make alterations at any time and without warning. No claims for the modification of products that have already been supplied may be made on the basis of the data, diagrams and descriptions in this documentation. #### Copyright © Beckhoff Automation GmbH 07/2014. The reproduction, distribution and utilization of this document as well as the communication of its contents to others without express authorization are prohibited. Offenders will be held liable for the payment of damages. All rights reserved in the event of the grant of a patent, utility model or design. ### **DOCUMENT HISTORY** | Version | Comment | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | Initial release | | 0.2 | Editorial changes | | 0.3 | Register overview, PDI, Electrical and mechanical spec | | 0.4 | Abbreviations, editorial changes | | 0.5 | <ul> <li>Removed RJ45 description (will become part of Section I)</li> <li>EEPROM_LOADED pull-down resistor recommendation added</li> <li>Frame processing order example corrected</li> <li>I²C EEPROM interface description added</li> <li>MII management interface description added</li> <li>Corrected Process RAM size in Register Overview</li> <li>Revision/Build information added</li> <li>Recommendations for unused input pins added (should not be left open)</li> <li>EEPROM_SIZE description corrected from Kbyte to Kbit, possible EEPROM sizes range from 16 Kbit to 4 Mbit</li> <li>RoHS compliance added</li> <li>Autonegotiation is mandatory for ESCs</li> <li>Description of power supply options added</li> <li>Electrical characteristics added</li> <li>SPI_IRQ delay added</li> <li>TX Shift timing diagram and description added</li> <li>Pin overview table corrected</li> <li>Internal 27 kΩ PU/PD resistors at EBUS-RX pins added</li> <li>LED polarity depending on configuration pin setting described</li> <li>Recommendation for voltage stabilization capacitors added</li> <li>Description of Digital I/O behavior on watchdog expiration enhanced</li> <li>EBUS ports are open failsafe</li> <li>Reset example schematic added</li> <li>Ethernet PHY requirements and PHY connection schematic added</li> <li>MI_DATA pull-up requirement added</li> <li>Editorial changes</li> </ul> | | 1.0 | <ul> <li>RUN, LINKACT/x) and PERR(x) LED activity level corrected: active high if pulled down, active low if pulled up</li> <li>TX Shift description: timing figures corrected, minor changes, moved to MII Interface chapter</li> <li>Pin/Signal description overview added</li> <li>PERR(x) LEDs are only for testing/debugging</li> <li>Electrical characteristics enhanced</li> <li>DC Characteristics enhanced: added V<sub>Reset Core</sub>, V<sub>ID</sub>, V<sub>IC</sub></li> <li>Digital I/O and SPI timing characteristics revised</li> <li>DC SYNC/LATCH signal description and timing characteristics added</li> <li>MII Interface chapter and MII timing characteristics added</li> <li>EBUS Interface chapter added</li> <li>PHY requirements, EEPROM Interface description and MII Management Interface description moved to Section I</li> <li>Ambient temperature range instead of junction temperature range</li> <li>Editorial changes</li> </ul> | | Version | Comment | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.1 | <ul> <li>Clarified I/O voltage with respect to I/O power supply (only 3.3V I/O with Vcci/o=3.3V, and no 5V input tolerance unless Vcci/o=5V)</li> <li>Update to ET1200 stepping 1</li> <li>Added/revised OSC_IN, CLK25OUT, and MII TX signal timings</li> <li>Added soldering profile</li> <li>PHY address configuration changed</li> <li>Added feature detail overview, removed redundant feature details</li> <li>PDI and DC SYNC/LATCH signals are not driven until EEPROM is loaded</li> <li>Editorial changes</li> </ul> | | 1.2 | <ul> <li>PHY address configuration chapter added, configuration revised</li> <li>Enhanced link detection for MII available depending on PHY address configuration</li> <li>Ethernet Management Interface: read and write times were interchanged</li> <li>Editorial changes</li> </ul> | | 1.3 | <ul> <li>Added reset timing figure and power-on value sample time</li> <li>Direction of Distributed Clocks SYNC/LATCH signals is configurable</li> <li>Information on CLK25OUT/CPU_CLK clock output during reset added</li> <li>Description of internal PU/PD resistors at EBUS_RX pins enhanced</li> <li>Power supply example schematic clarified</li> <li>Enhanced package information: MSL and plating material</li> <li>Digital I/O PDI: added SOF/OUTVALID description</li> <li>SPI PDI: Read busy signaling not recommended</li> <li>Editorial changes</li> </ul> | | 1.4 | <ul> <li>OSC_IN/OSC_OUT pin capacitance added, crystal connection note extended</li> <li>Release Notes added</li> <li>Input threshold voltage for OSC_IN added</li> <li>Renamed Err(x) LED to PERR(x)</li> <li>Digital I/O PDI: OE_CONF functionality in bidirectional mode corrected</li> <li>Digital I/O PDI: output event description corrected (EOF mode and WD_TRIG mode)</li> <li>SPI PDI: access error if SPI_DI not 1 in the last read byte (not SPI_DO)</li> <li>AC timing: forwarding delay figures added</li> <li>Editorial changes</li> </ul> | | 1.5 | <ul> <li>AC timing: forwarding delay figures MII to MII added</li> <li>Reset timing figure corrected</li> <li>Maximum soldering profile added</li> <li>SPI PDI updated</li> <li>SII EEPROM interface is a point-to-point connection</li> <li>Editorial changes</li> </ul> | | 1.6 | <ul><li>Update to ET1200-0002</li><li>Editorial changes</li></ul> | | 1.7 | <ul> <li>Enhanced Link Detection must not be activated if EBUS ports are used</li> <li>Enhanced Link Detection for MII ports requires PHY address offset = 0</li> <li>Digital Output principle schematic updated</li> <li>Chip label updated</li> <li>Editorial changes</li> </ul> | | 1.8 | <ul> <li>Update to ET1200-0003</li> <li>Enhanced Link Detection for MII ports supports PHY address offset 0 and 16</li> <li>Enhanced Link Detection for MII ports can be disabled at any time</li> <li>Enhanced Link Detection for EBUS ports is always disabled</li> <li>MII management interface issues additional MCLK cycle after write accesses</li> <li>Remote link down signalling time configurable 0x0100[22]</li> <li>Editorial changes</li> </ul> | ### CONTENTS | 1 | Overview | | | 1 | |---|--------------|----------|--------------------------------------------------|----| | | 1.1 | Frame | processing order | 2 | | | 1.2 | Scope | of this document | 3 | | | 1.3 | Revisio | on/Build History | 3 | | 2 | Features a | nd Regis | ters | 4 | | | 2.1 | Feature | es | 4 | | | 2.2 | Registe | er Overview | 7 | | 3 | Pin Descrip | otion | | 10 | | | 3.1 | Overvi | ew | 10 | | | | 3.1.1 | Pin Overview | 10 | | | | 3.1.2 | Signal Overview | 11 | | | | 3.1.3 | PDI Signal Overview | 12 | | | 3.2 | Config | uration Pins | 13 | | | | 3.2.1 | Chip mode | 13 | | | | 3.2.2 | CPU_CLK MODE | 13 | | | | 3.2.3 | TX Shift | 13 | | | | 3.2.4 | CLK25OUT Enable | 14 | | | | 3.2.5 | PHY Address Offset | 14 | | | | 3.2.6 | SII EEPROM Size | 14 | | | 3.3 | Genera | al ET1200 Pins | 15 | | | 3.4 | SII EEI | PROM Interface Pins | 15 | | | 3.5 | Distribu | uted Clocks SYNC/LATCH Pins, MII Management Data | 16 | | | 3.6 | LED Si | ignals | 16 | | | 3.7 | Physic | al Ports and PDI Pins | 17 | | | | 3.7.1 | MII Interface | 18 | | | | 3.7.2 | EBUS Interface | 18 | | | | 3.7.3 | PDI Pins | 18 | | | | 3.7.4 | Port 0/1 and PDI[17:8] Signals | 19 | | | | 3.7.5 | PDI[7:0] Signals | 20 | | | 3.8 | PDI Si | gnal Pinout depending on selected PDI | 20 | | | | 3.8.1 | Digital I/O Pin Out | 21 | | | | 3.8.2 | SPI Pin Out | 21 | | | | 3.8.3 | EBUS/MII bridge port (Logical port 3) | 22 | | | 3.9 | Power | Supply | 23 | | 4 | MII Interfac | е | | 24 | | | 4.1 | MII Inte | erface Signals | 24 | | | 4.2 | PHY A | ddress Configuration | 25 | | | 4.3 | TX Shi | ft Compensation | 26 | | | 4.4 | Timing | specifications | 27 | | | | | | | | 5 | EBUS/LVD | S Interfac | ce | 28 | |---|-------------|------------|------------------------------------------------|----| | | 5.1 | EBUS I | nterface Signals | 28 | | 6 | PDI Descrip | otion | | 29 | | | 6.1 | PDI Dea | activated | 29 | | | 6.2 | Digital I | /O Interface | 30 | | | | 6.2.1 | Interface | 30 | | | | 6.2.2 | Configuration | 30 | | | | 6.2.3 | Digital Inputs | 30 | | | | 6.2.4 | Digital Outputs | 31 | | | | 6.2.5 | Bidirectional mode | 32 | | | | 6.2.6 | Output Driver | 32 | | | | 6.2.7 | SyncManager Watchdog | 32 | | | | 6.2.8 | SOF | 33 | | | | 6.2.9 | OUTVALID | 33 | | | | 6.2.10 | Timing specifications | 33 | | | 6.3 | SPI Sla | ve Interface | 35 | | | | 6.3.1 | Interface | 35 | | | | 6.3.2 | Configuration | 35 | | | | 6.3.3 | SPI access | 35 | | | | 6.3.4 | Commands | 36 | | | | 6.3.5 | Address modes | 36 | | | | 6.3.6 | Interrupt request register (AL Event register) | 36 | | | | 6.3.7 | Write access | 37 | | | | 6.3.8 | Read access | 37 | | | | 6.3.9 | SPI access errors and SPI status flag | 37 | | | | 6.3.10 | EEPROM_LOADED | 37 | | | | 6.3.11 | Timing specifications | 38 | | 7 | Distributed | Clocks S | YNC/LATCH Signals | 43 | | | 7.1 | Signals | | 43 | | | 7.2 | Timing | specifications | 43 | | 8 | SII EEPRO | M Interfa | ce (I <sup>2</sup> C) | 44 | | | 8.1 | Signals | | 44 | | | 8.2 | Timing | specifications | 44 | | 9 | Example So | chematics | S | 45 | | | 9.1 | Clock A | doption | 45 | | | 9.2 | Powers | supply | 46 | | | 9.3 | Dual pu | rpose configuration input/LED output pins | 47 | | | 9.4 | PHY Co | onnection | 47 | | | 9.5 | LVDS to | ermination | 48 | | | 9.6 | RBIAS | resistor | 48 | | | 9.7 | Reset L | .ogic | 48 | | 10 | Electrical S <sub>I</sub> | pecifications and Timings | 49 | |----|---------------------------|------------------------------------------------------|----| | | 10.1 | Absolute Maximum Ratings | 49 | | | 10.2 | Electrical Characteristics | 49 | | 11 | Mechanical | Specifications | 55 | | | 11.1 | Package Information | 55 | | | 11.2 | Moisture Sensitivity and Storage | 57 | | | 11.3 | Soldering Profile | 58 | | | 11.4 | Ordering codes | 59 | | 12 | Appendix | | 60 | | | 12.1 | Support and Service | 60 | | | | 12.1.1 Beckhoff's branch offices and representatives | 60 | | | 12.2 | Beckhoff Headquarters | 60 | ### **TABLES** | Table 1. LT 1200 Mail 1 Eatures | | |----------------------------------------------------------------------------|----| | Table 2: Frame Processing Order | 2 | | Table 3: Revision/Build History | 3 | | Table 4: ET1200 Feature Details | 4 | | Table 5: Legend | 6 | | Table 6: Legend | | | Table 7: Register Overview | 7 | | Table 8: Pin Overview | | | Table 9: Signal Overview | 11 | | Table 10: PDI signal overview | 12 | | Table 11: Chip Mode | 13 | | Table 12: CPU_CLK Mode | 13 | | Table 13: TX Shift | 13 | | Table 14: CLK 25OUT Enable | 14 | | Table 15: PHY Address Offset | 14 | | Table 16: SII EEPROM Size | | | Table 17: General pins | | | Table 18: SII EEPROM pins | | | Table 19: DC SYNC/LATCH and MII Management pins | | | Table 20: LED pins | | | Table 21: Combinations of Chip modes and PDIs | | | Table 22: Port 0/1 and PDI signals (Configuration and chip mode 00) | | | Table 23: Port 0/1 and PDI signals (chip modes 10/11) | | | Table 24: PDI pins | | | Table 25: Mapping of Digital I/O Interface | 21 | | Table 26: Mapping of SPI Interface | | | Table 27: Mapping of EBUS Bridge signals | | | Table 28: Mapping of MII Bridge signals | | | Table 29: Power supply options (all voltages nomal) | 23 | | Table 30: Power supply | 23 | | Table 31: MII Interface signals | 25 | | Table 32: TX Shift Timing characteristics | 26 | | Table 33: MII timing characteristics | 27 | | Table 34: EBUS Interface signals | | | Table 35: Available PDIs for ET1200 | | | Table 36: ET1200 Digital I/O signals | | | Table 37: Digital I/O timing characteristics ET1200 | | | Table 38: SPI signals | 35 | | Table 39: SPI commands CMD0 and CMD1 | | | Table 40: Address modes. | 36 | | Table 41: Interrupt request register transmission | | | Table 42: SPI timing characteristics ET1200 | | | Table 43: Read/Write timing diagram symbols | | | Table 44: Distributed Clocks signals | | | Table 45: DC SYNC/LATCH timing characteristics ET1200 | | | Table 46: I <sup>2</sup> C EEPROM signals | | | Table 47: EEPROM timing characteristics | | | Table 48: Absolute Maximum Ratings | | | Table 49: Operating Conditions | | | Table 49. Operating Conditions | | | | | | Table 51: DC Characteristics (Supply current) | | | Table 52: AC Characteristics | | | Table 53: Forwarding Delays Table 54: Absolute Maximum Storage Conditions | 54 | | | | | Table 55: Example Soldering Profile | 59 | ### **FIGURES** | Figure 1: ET1200 Block Diagram | 1 | |-------------------------------------------------------------------------------------------------|----| | Figure 2: Frame Processing | | | Figure 3: MII Interface signals | 24 | | Figure 4: TX Shift Timing Diagram | 26 | | Figure 5: MII timing RX signals | 27 | | Figure 6: EBUS Interface Signals | 28 | | Figure 7: ET1200 Digital I/O Signals | | | Figure 8: Digital Output Principle Schematic | | | Figure 9: Bidirectional mode: Input/Output connection (R=4.7 kΩ recommended) | 32 | | Figure 10: Digital Input: Input data sampled at SOF, I/O can be read in the same frame | 34 | | Figure 11: Digital Input: Input data sampled with LATCH_IN | 34 | | Figure 12: Digital Output timing | | | Figure 13: Bidirectional Mode timing | | | Figure 14: SPI master and slave interconnection | | | Figure 15: Basic SPI_DI/SPI_DO timing (*refer to timing diagram for relevant edges of SPI_CLK). | 39 | | Figure 16: SPI read access (2 byte addressing, 2 byte read data) with BUSY and separate status | | | reading | | | Figure 17: SPI write access (2 byte addressing, 1 byte write data) | | | Figure 18: SPI write access (3 byte addressing, 1 byte write data) | | | Figure 19: Distributed Clocks signals | | | Figure 20: LatchSignal timing | | | Figure 21: SyncSignal timing | 43 | | Figure 22: I <sup>2</sup> C EEPROM signals | | | Figure 23: Quartz crystal connection | | | Figure 24: Quartz crystal Clock source for ET1200 and Ethernet PHYs | | | Figure 25: Oscillator clock source for ET1200 and Ethernet PHYs | | | Figure 26: ET1200 power supply | | | Figure 27: Dual purpose configuration input/LED output pins | | | Figure 28: PHY Connection | | | Figure 29: LVDS termination | | | Figure 30: RBIAS resistor | | | Figure 31: Reset Logic | | | Figure 32: Reset Timing | | | Figure 33: Package Outline | 55 | | Figure 34: Dimensions | | | Figure 35: Notes | | | Figure 36: Chip Label | | | Figure 37: Maximum Soldering Profile | | | Figure 38: Example Soldering Profiles | 58 | #### **ABBREVIATIONS** (x) Logical Port x [z] Bit z {y} Physical Port yμC Microcontroller ADR Address AL Application Layer BD Bidirectional BHE Bus High Enable CMD Command DC Distributed Clock Dir. Pin direction DL Data Link Layer ECAT EtherCAT EMC Electromagnetic Compatibility EMI Electromagnetic Interference EOF End of Frame Exposed Pad ESC EtherCAT Slave Controller ESI EtherCAT Slave Information FMMU Fieldbus Memory Management Unit GPI General Purpose Input GPO General Purpose Output I Input I/O Input or Output IRQ Interrupt Request LDO Low Drop-Out regulator LI- LVDS RX-LI+ LVDS RX+ LO- LVDS TX-LO+ LVDS TX+ MAC Media Access Controller MDIO Management Data Input / Output MI (PHY) Management Interface MII Media Independent Interface MISO Master In – Slave Out MOSI Master Out – Slave In n.a. not available n.c. not connected O Output PD Pull-down PDI Process Data Interface PLL Phase Locked Loop PU Pull-up QFN Quad Flat package No leads SII Slave Information Interface SM SyncManager SOF Start of Frame SPI Serial Peripheral Interface UI Unused Input (PDI: PD, others: GND) WD Watchdog WPD Weak Pull-down, sufficient only for configuration signals WPU Weak Pull-up, sufficient only for configuration signals #### 1 Overview Other features The ET1200 ASIC is an EtherCAT Slave Controller (ESC). It takes care of the EtherCAT communication as an interface between the EtherCAT fieldbus and the slave application. The ET1200 supports different applications, from simple digital I/O nodes without external logic up to designs with a $\mu$ Controller and Distributed Clocks. **Feature** ET1200 **Ports** 2 permanent ports, optional one additional bridge port (each EBUS or MII, max. one MII port) **FMMUs** 3 **SyncManagers** 4 **RAM** 1 Kbyte **Distributed Clocks** Yes, 64 bit 16 Bit Digital I/O (unidirectional/bidirectional) **Process Data Interfaces** SPI Slave Power supply Two integrated voltage regulators (LDO) for I/O (5V to 3.3V) and logic core/PLL (5V/3.3V to 2.5V), optional external power supply for I/O and logic core/PLL. I/O 3.3V compatible I/O Package QFN48 (7x7 mm<sup>2</sup>) Clock output for external devices (10, 20, 25 MHz) Table 1: ET1200 Main Features The general functionality of the ET1200 EtherCAT Slave Controller (ESC) is shown in Figure 1: Internal 1GHz PLL Figure 1: ET1200 Block Diagram ### 1.1 Frame processing order The ET1200 supports two ports (logical ports 0 and 1) or three ports (logical ports 0, 1, and 3). The frame processing order of the ET1200 depends on the number of ports (logical port numbers are used): **Table 2: Frame Processing Order** | Number of Ports | Frame processing order | |-----------------|------------------------------------------| | 2 | 0→EtherCAT Processing Unit→1 / 1→0 | | 3 | 0→EtherCAT Processing Unit→3 / 3→1 / 1→0 | Figure 2 shows the frame processing in general: Figure 2: Frame Processing ### 1.2 Scope of this document This documentation refers to stepping ET1200-0003. ### 1.3 Revision/Build History Table 3: Revision/Build History | Revision<br>Register 0x0001 | Build<br>Register 0x0002:0x0003 | Stepping | |-----------------------------|---------------------------------|-------------------------------| | 0x00 | 0x0000 | ET1200-0000 or<br>ET1200-0001 | | 0x00 | 0x0002 | ET1200-0002 | | 0x00 | 0x0003 | ET1200-0003 | The stepping code is printed on the devices, do not confuse the stepping code with the ordering codes. #### 2 **Features and Registers** #### 2.1 **Features** Table 4: ET1200 Feature Details | Feature | -0003 | |---------------------------------------------------------|------------| | EtherCAT Ports | 2-3 | | Permanent ports | 2 | | Optional Bridge port 3 (EBUS or MII) | С | | EBUS ports | 1-3 | | MII ports | 0-1 | | RMII ports | - | | RGMII ports | - | | Port 0 | - | | Ports 0, 1 | х | | Ports 0, 1, 2 | - | | Ports 0, 1, 3 | х | | Ports 0, 1, 2, 3 | - | | Slave Category | Full Slave | | Position addressing | x | | Node addressing | х | | Logical addressing | x | | Broadcast addressing | x | | Physical Layer General Features | ^ | | FIFO Size configurable (0x0100[18:16]) | х | | FIFO Size default from SII EEPROM | - | | Auto-Forwarder checks CRC and SOF | x | | Forwarded RX Error indication, detection | ^ | | and Counter (0x0308:0x030B) | х | | Lost Link Counter (0x0310:0x0313) | х | | Prevention of circulating frames | x | | Fallback: Port 0 opens if all ports are closed | x | | VLAN Tag and IP/UDP support | X | | Enhanced Link Detection per port configurable | - | | EBUS Features | | | Low Jitter | х | | Enhanced Link Detection supported | - | | Enhanced Link Detection compatible | X | | EBUS signal validation | X | | LVDS Transceiver internal | X | | LVDS sample rate [MHz] | 1,000 | | Remote link down signaling time configurable 0x0100[22] | x | | General Ethernet Features (MII/RMII/RGMII) | | | MII Management Interface<br>(0x0510:0x051F) | х | | Supported PHY Address Offsets | 0/16 | | Individual port PHY addresses | | | Port PHY addresses | Ī | | Link Polarity configurable | - | | | - | | Enhanced Link Detection supported | Х | | FX PHY support (native) | - | | PHY reset out signals | - | | Link detection using PHY signal (LED) | Х | | MI link status and configuration | - | | MI controllable by PDI (0x0516:0x0517) | - | | MI read error (0x0510.13) | - | | MI PHY configuration update status (0x0518.5) | - | | MI preamble suppression | - | | Additional MCLK | Х | | Gigabit PHY configuration | - | | Gigabit PHY register 9 relaxed check | - | | FX PHY configuration | - | | Transparent Mode | - | | Feature | ET1200<br>-0003 | |----------------------------------------------------------------------------------------------|-----------------| | MII Features | | | CLK25OUT as PHY clock source | х | | Bootstrap TX Shift settings | х | | Automatic TX Shift setting (with TX_CLK) | - | | TX Shift not necessary (PHY TX_CLK as clock source) | - | | FIFO size reduction steps | 1 | | PDI General Features | | | Increased PDI performance | - | | Extended PDI Configuration (0x0152:0x0153) | х | | PDI Error Counter (0x030D) | - | | PDI Error Code (0x030E) | - | | CPU_CLK output (10, 20, 25 MHz) SOF, EOF, WD_TRIG and WD_STATE | Х | | independent of PDI Available PDIs and PDI features | x | | depending on port configuration | | | PDI selection at run-time (SII EEPROM) PDI active immediately (SII EEPROM settings ignored) | - X | | settings ignored) | | | PDI function acknowledge by write PDI Information register 0x014E:0x014F | - | | Digital I/O PDI | x | | Digital I/O width [bits] | 8/16 | | PDI Control register value (0x0140:0x0141) | 4 | | Control/Status signals: | 2/01,2 | | LATCH_IN | x <sup>2</sup> | | SOF | x <sup>2</sup> | | OUTVALID | x <sup>2</sup> | | WD_TRIG | x <sup>2</sup> | | OE CONF | - | | OE EXT | - | | EEPROM_<br>Loaded | - | | WD_STATE | - | | EOF | - | | Granularity of direction configuration [bits] | 2 | | Bidirectional mode | х | | Output high-Z if WD expired | х | | Output 0 if WD expired | - | | Output with EOF | х | | Output with DC SyncSignals | х | | Input with SOF | х | | Input with DC SyncSignals | Х | | | | | | | | | | | | | | | | | | | | | | | | | Shared control/status signals: LATCH\_IN/SOF and OUT\_VALID/WD\_TRIGGER Availability depending on port configuration Ether CAT: Slave Controller – ET1200 Hardware Description | Feature | ET1200<br>-0003 | |-----------------------------------------------------------------------------|-------------------------| | SPI Slave PDI | x | | Max. SPI clock [MHz] | 6-20 (SPI<br>mode dep.) | | SPI modes configurable (0x0150[1:0]) | х | | SPI_IRQ driver configurable (0x0150[3:2]) | х | | SPI_SEL polarity configurable (0x0150.4) | х | | Data out sample mode configurable (0x0150.5) | x | | Busy signaling | х | | Wait State byte(s) | - | | Number of address extension byte(s) | 1 | | 2/4 Byte SPI master support Extended error detection (read busy violation) | - | | SPI_IRQ delay | х | | Status indication | x | | EEPROM | ^ | | Loaded signal | Х | | Asynchronous µController PDI | - | | Synchronous µController PDI | - | | EtherCAT Bridge (port 3, EBUS/MII) | х | | General Purpose I/O GPO bits | X | | | 0-12 | | GPI bits GPIO available independent of PDI or port | - | | configuration GPIO available without PDI | | | Concurrent access to GPO by ECAT and PDI | х | | ESC Information | | | Basic Information (0x0000:0x0006) | х | | Port Descriptor (0x0007) | x | | ESC Features supported (0x0008:0x0009) | x | | Extended ESC Feature Availability in User RAM (0x0F80 ff.) | - | | Write Protection (0x0020:0x0031) | x | | Data Link Layer Features | | | ECAT Reset (0x0040) | х | | PDI Reset (0x0041) | - | | ESC DL Control (0x0100:0x0103) bytes | 4 | | EtherCAT only mode (0x0100.0) | Х | | Temporary loop control (0x0100.1) | Х | | FIFO Size configurable (0x0100[18:16]) Configured Station Address | × | | (0x0010:0x0011) Configured Station Alias (0x0100.24, | x | | 0x0012:0x0013) Physical Read/Write Offset | | | (0x0108:0x0109) Application Layer Features | х | | Extended AL Control/Status bits | × | | (0x0120[15:5], 0x0130[15:5]) AL Status Emulation (0x0140.8) | × | | AL Status Code (0x0134:0x0135) | x | | Interrupts | | | ECAT Event Mask (0x0200:0x0201) | х | | AL Event Mask (0x0204:0x0207) | х | | ECAT Event Request (0x0210:0x0211) | х | | AL Event Request (0x0220:0x0223) | х | | SyncManager activation changed (0x0220.4) | x | | SyncManager watchdog expiration (0x0220.6) | - | | Error Counters | | | RX Error Counter (0x0300:0x0307) | х | | Forwarded RX Error Counter (0x0308:0x030B) | x | | ECAT Processing Unit Error Counter (0x030C) | - | | | | | Feature | -0003 | |--------------------------------------------------------------------------------------------------|------------------| | Watchdog | | | Watchdog Divider configurable | х | | (0x0400:0x0401) | | | Watchdog PDI | X | | Watchdag Counter Process Pate (0v0443) | X | | Watchdog Counter Process Data (0x0442) Watchdog Counter PDI (0x0443) | X<br>X | | SII EEPROM Interface (0x0500:0x050F) | X | | · , | 1 Kbyte- | | EEPROM sizes supported | 4 Mbyte | | EEPROM size reflected in 0x0502.7 | Х | | EEPROM controllable by PDI | Х | | EEPROM Emulation by PDI | - | | Read data bytes (0x0502.6) | 8 | | Internal Pull-Ups for EEPROM_CLK and<br>EEPROM_DATA | х | | FMMUs | 3 | | Bit-oriented operation | х | | SyncManagers | 4 | | Watchdog trigger generation for 1 Byte<br>Mailbox configuration independent of<br>reading access | x | | SyncManager Event Times (+0x8[7:6]) | _ | | Buffer state (+0x5[7:6]) | - | | Distributed Clocks | x | | Width | 64 | | Sync/Latch signals | 1-2 <sup>3</sup> | | SyncManager Event Times (0x09F0:0x09FF) | - | | DC Receive Times | х | | DC Time Loop Control controllable by PDI | - | | DC activation by EEPROM (0x0140[11:10]) | - | | Propagation delay measurement with<br>traffic (BWR/FPWR 0x900 detected at<br>each port) | - | | LatchSignal state in Latch Status register (0x09AE:0x09AF) | - | | SyncSignal Auto-Activation (0x0981.3) | - | | SyncSignal 32 or 64 bit Start Time (0x0981.4) | - | | SyncSignal Late Activation (0x0981[6:5]) | - | | SyncSignal debug pulse (0x0981.7) | - | | SyncSignal Activation State 0x0984) | - | | Reset filters after writing filter depth | - | | ESC Specific Registers (0x0E00:0x0EFF) | | | Product and Vendor ID | - | | POR Values | х | | FPGA Update (online) | - | | Process RAM and User RAM | | | Process RAM (0x1000 ff.) [Kbyte] | 1 | | User RAM (0x0F80:0x0FFF) | Х | | Extended ESC Feature Availability in User RAM | - | | Additional EEPROMs | 1 | | SII EEPROM (I <sup>2</sup> C) | x | | FPGA configuration EEPROM | - | | LED Signals | | | RUN LED RUN LED override | X | | Link/Activity(x) LED per port | -<br>X | | PERR(x) LED per port | X<br>X | | Device ERR LED | - | | STATE_RUN LED | - | | - | | | | | | | | $<sup>^3</sup>$ SYNC/LATCH[1] available if no MII port is used. | Feature | ET1200<br>-0003 | |-------------------------------------------------------|-----------------| | Optional LED states | | | RUN LED: Bootstrap | x | | RUN LED: Booting | - | | RUN LED: Device identification | - | | RUN LED: loading SII EEPROM | - | | Error LED: SII EEPROM loading error | - | | Error LED: Invalid hardware configuration | - | | Error LED: Process data watchdog timeout | - | | Error LED: PDI watchdog timeout | - | | Link/Activity: port closed | - | | Link/Activity: local auto-negotiation error | - | | Link/Activity: remote auto-negotiation error | - | | Link/Activity: unknown PHY auto-<br>negotiation error | - | | LED test | - | | Clock supply | | | Crystal | x | | Crystal oscillator | x | | TX_CLK from PHY | x | | 25ppm clock source accuracy | х | | Internal PLL | х | | Feature | ET1200<br>-0003 | |-------------------------------------------|-----------------| | Power Supply Voltages | 1-3 | | I/O Voltage | | | 3.3 V | x | | 3.3V / 5V tolerant | - | | 5 V | (x) | | Core Voltage | 2.5V | | Internal LDOs | 2 | | LDO supply voltage | 3.3V/5V | | Core Voltage | x | | I/O Voltage | x | | Package | QFN48 | | Size [mm²] | 7x7 | | Original Release date | 11/2006 | | Configuration and Pinout calculator (XLS) | x | | Register Configuration | fixed | | | | Table 5: Legend | Symbol | Description | |--------|---------------| | x | available | | - | not available | | С | configurable | ### 2.2 Register Overview An EtherCAT Slave Controller (ESC) has an address space of 64 Kbyte. The first block of 4 Kbyte (0x0000:0x0FFF) is dedicated for registers. The process data RAM starts at address 0x1000, its size is 1 Kbyte (end address 0x13FF). Table 7 gives an overview of the available registers. Table 6: Legend | Symbol | Description | |--------|---------------| | Х | Available | | - | Not available | **Table 7: Register Overview** | Address | Length<br>(Byte) | Description | ET1200 | |---------------|------------------|----------------------------|--------| | 0x0000 | 1 | Type | Х | | 0x0001 | 1 | Revision | Х | | 0x0002:0x0003 | 2 | Build | Х | | 0x0004 | 1 | FMMUs supported | Х | | 0x0005 | 1 | SyncManagers supported | Х | | 0x0006 | 1 | RAM Size | Х | | 0x0007 | 1 | Port Descriptor | Х | | 0x0008:0x0009 | 2 | ESC Features supported | Х | | 0x0010:0x0011 | 2 | Configured Station Address | Х | | 0x0012:0x0013 | 2 | Configured Station Alias | Х | | 0x0020 | 1 | Write Register Enable | Х | | 0x0021 | 1 | Write Register Protection | Х | | 0x0030 | 1 | ESC Write Enable | Х | | 0x0031 | 1 | ESC Write Protection | Х | | 0x0040 | 1 | ESC Reset ECAT | Х | | 0x0041 | 1 | ESC Reset PDI | - | | 0x0100:0x0101 | 2 | ESC DL Control | Х | | 0x0102:0x0103 | 2 | Extended ESC DL Control | Х | | 0x0108:0x0109 | 2 | Physical Read/Write Offset | Х | | 0x0110:0x0111 | 2 | ESC DL Status | Х | | 0x0120 | 5 bits<br>[4:0] | AL Control | X | | 0x0120:0x0121 | 2 | AL Control | Х | | 0x0130 | 5 bits<br>[4:0] | AL Status | X | | 0x0130:0x0131 | 2 | AL Status | Х | | 0x0134:0x0135 | 2 | AL Status Code | Х | | 0x0138 | 1 | RUN LED Override | - | | 0x0139 | 1 | ERR LED Override | - | | 0x0140 | 1 | PDI Control | X | | Address | Length<br>(Byte) | Description | | |---------------|------------------|-------------------------------------|---| | 0x0141 | 1 | ESC Configuration | Х | | 0x014E:0x014F | 2 | PDI Information | - | | 0x0150 | 1 | PDI Configuration | х | | 0x0151 | 1 | DC Sync/Latch Configuration | Х | | 0x0152:0x0153 | 2 | Extended PDI Configuration | Х | | 0x0200:0x0201 | 2 | ECAT Event Mask | Х | | 0x0204:0x0207 | 4 | PDI AL Event Mask | Х | | 0x0210:0x0211 | 2 | ECAT Event Request | Х | | 0x0220:0x0223 | 4 | AL Event Request | Х | | 0x0300:0x0307 | 4x2 | Rx Error Counter[3:0] | Х | | 0x0308:0x030B | 4x1 | Forwarded Rx Error counter[3:0] | Х | | 0x030C | 1 | ECAT Processing Unit Error Counter | - | | 0x030D | 1 | PDI Error Counter | - | | 0x030E | 1 | PDI Error Code | - | | 0x0310:0x0313 | 4x1 | Lost Link Counter[3:0] | Х | | 0x0400:0x0401 | 2 | Watchdog Divider | Х | | 0x0410:0x0411 | 2 | Watchdog Time PDI | Х | | 0x0420:0x0421 | 2 | Watchdog Time Process Data | Х | | 0x0440:0x0441 | 2 | Watchdog Status Process Data | Х | | 0x0442 | 1 | Watchdog Counter Process<br>Data | Х | | 0x0443 | 1 | Watchdog Counter PDI | Х | | 0x0500:0x050F | 16 | SII EEPROM Interface | X | | 0x0510:0x0515 | 6 | MII Management Interface | Х | | 0x0516:0x0517 | 2 | MII Management Access State | - | | 0x0518:0x051B | 4 | PHY Port Status[3:0] | - | | 0x0600:0x06FC | 16x13 | FMMU[15:0] | 3 | | 0x0800:0x087F | 16x8 | SyncManager[15:0] | 4 | | 0x0900:0x090F | 4x4 | DC – Receive Times[3:0] | Х | | 0x0918:0x091F | 8 | DC – Receive Time EPU | Χ | | 0x0920:0x0935 | 24 | DC - Time Loop Control Unit | Χ | | 0x0910:0x0917 | 8 | DC – System Time | Χ | | 0x0936 | 1 | DC – Receive Time Latch mode | Х | | 0x0980 | 1 | DC - Cyclic Unit Control | Χ | | 0x0981 | 1 | DC – Activation | Χ | | 0x0982:0x0983 | 2 | DC – Pulse length of<br>SyncSignals | X | | 0x0984 | 1 | DC – Activation Status | - | | 0x098E:0x09A7 | 26 | DC - SYNC Out Unit | Х | | 0x09A8 | 1 | DC - Latch0 Control | Х | | 0x09A9 | 1 | DC - Latch1 Control | Х | | | | | | | Address | Length<br>(Byte) | Description | ET1200 | |--------------------------------|------------------|--------------------------------|--------| | 0x09AE | 1 | DC - Latch0 Status | Х | | 0x09B0:0x09B7 | 8 | DC - Latch0 Positive Edge | Х | | 0x09B8:0x09BF | 8 | DC - Latch0 Negative Edge | Х | | 0x09C0:0x09C7 | 8 | DC – Latch1 Positive Edge | Х | | 0x09C7:0x09CF | 8 | DC – Latch1 Negative Edge | Х | | 0x09F0:0x09F3<br>0x09F8:0x09FF | 12 | DC – SyncManager Event Times | - | | 0x0E00:0x0E03 | 4 | Power-On Values (Bits) | 8 | | 0x0E00:0x0E07 | 8 | Product ID | - | | 0x0E08:0x0E0F | 8 | Vendor ID | - | | 0x0E10 | 1 | ESC Health Status | - | | 0x0F00:0x0F03 | 4 | Digital I/O Output Data | Х | | 0x0F10:0x0F17 | 8 | General Purpose Outputs [Byte] | 2 | | 0x0F18:0x0F1F | 8 | General Purpose Inputs [Byte] | - | | 0x0F80:0x0FFF | 128 | User RAM | Х | | 0x1000:0x1003 | 4 | Digital I/O Input Data | io | | 0x1000 ff. | | Process Data RAM [Kbyte] | 1 | #### 3 Pin Description For pin configuration there is a table calculation file (ET1200 configuration and pinout V<version>.xls) available to make pin configuration easier. This file can be downloaded from the Beckhoff homepage (http://www.beckhoff.com). This documentation supersedes the table calculation file. Input pins should not be left open/floating. Unused input pins (denoted with direction UI) without external or internal pull-up/pull-down resistor should not be left open. Unused configuration pins should be pulled down if the application allows this (take care of configuration signals in the PDI[17:0] area when bidirectional Digital I/O is used). Unused PDI[17:0] input pins should be pulled down, all other input pins can be connected to GND directly. Pull-up resistors must connect to $V_{CC\ I/O}$ , not to a different power source. Otherwise the ET1200 could be powered via the resistors and the internal clamping diodes as long as $V_{CC\ I/O}$ is below the other power source. Internal pull-up/pull-down resistor values shown in the pinout tables are nominal. #### 3.1 Overview #### 3.1.1 Pin Overview Table 8: Pin Overview | Pin | Pin name | Dir. | Int.<br>PU/PD | Pin | Pin name | Dir. | Int.<br>PU/PD | |-----|---------------------------|-------|---------------|-----|-----------------------------|--------|---------------| | EP | GND | | | 25 | RBIAS | | | | 1 | TESTMODE | I | WPD | 26 | Reset | BD | WPU | | 2 | EBUS{1}-RX-/LINK_MII | LI-/I | 27 kΩ PU | 27 | PDI[17]/RX_D[3] | BD | | | 3 | EBUS{1}-RX+/RX_ERR | LI+/I | 27 kΩ PD | 28 | PDI[16]/RX_D[2] | BD | | | 4 | EBUS{0}-TX- | LO- | | 29 | PDI[15]/RX_D[1] | BD | | | 5 | EBUS{0}-TX+ | LO+ | | 30 | PDI[14]/RX_D[0] | BD | | | 6 | V <sub>CC I/O</sub> | I/O | | 31 | PDI[13]/RX_DV | BD | | | 7 | GND <sub>I/O</sub> | I/O* | | 32 | PDI[12]/RX_CLK | BD | | | 8 | EBUS{0}-RX- | LI- | 27 kΩ PU | 33 | PDI[11]/TX_D[3]/C25_SHI[1] | BD | | | 9 | EBUS{0}-RX+ | LI+ | 27 kΩ PD | 34 | PDI[10]/TX_D[2]/C25_SHI[0] | BD | | | 10 | EBUS{1}-TX-/MI_CLK | LO-/O | | 35 | PDI[9]/TX_D[1]/C25_ENA | BD | | | 11 | EBUS{1}-TX+/TX_ENA | LO+/O | | 36 | PDI[8]/TX_D[0]/PHYAD_OFF | BD | | | 12 | PERR(0)/CLK_MODE[0] | BD | WPD | 37 | PDI[7]/CPU_CLK | BD | | | 13 | PERR(1)/CLK_MODE[1] | BD | WPD | 38 | PDI[6]/CLK25OUT | BD | | | 14 | V <sub>CC</sub> | | | 39 | PDI[5] | BD | | | 15 | GND | | | 40 | PDI[4] | BD | | | 16 | LINKACT(0)/MODE[0] | BD | WPD | 41 | V <sub>CC Core</sub> (2,5V) | | | | 17 | LINKACT(1)/MODE[1] | BD | WPD | 42 | GND <sub>Core</sub> | | | | 18 | RUN/EEPROM_SIZE | BD | WPD | 43 | PDI[3] | BD/LI- | 27 kΩ PU | | 19 | EEPROM_CLK | BD | 3.3 kΩ PU | 44 | PDI[2] | BD/LI+ | 27 kΩ PD | | 20 | EEPROM_DATA | BD | 3.3 kΩ PU | 45 | PDI[1] | BD/LO- | | | 21 | OSC_IN | I | | 46 | PDI[0] | BD/LO+ | | | 22 | OSC_OUT | 0 | | 47 | SYNC/LATCH[0] | BD | | | 23 | GND <sub>PLL</sub> | | | 48 | SYNC/LATCH[1]/MI_DATA | BD | | | 24 | Vcc <sub>PLL</sub> (2,5V) | | | | | | | NOTE: EP is the exposed center pad at the bottom of the ET1200. ### 3.1.2 Signal Overview **Table 9: Signal Overview** | Signal | Туре | Dir. | Description | |----------------------|---------------|------|-----------------------------------------------------------| | C25_ENA | Configuration | 1 | CLK25OUT Enable: Enable CLK25OUT | | C25_SHI[1:0] | Configuration | 1 | TX Shift: Shifting/phase compensation of MII TX signals | | CLK_MODE[1:0] | Configuration | 1 | CPU_CLK configuration | | CLK25OUT | MII | 0 | 25 MHz clock source for Ethernet PHY | | CPU_CLK | PDI | 0 | Clock signal for µController | | EBUS{1:0}-RX- | EBUS | LI- | EBUS LVDS receive signal - | | EBUS{1:0}-RX+ | EBUS | LI+ | EBUS LVDS receive signal + | | EBUS{1:0}-TX- | EBUS | LO- | EBUS LVDS transmit signal - | | EBUS{1:0}-TX+ | EBUS | LO+ | EBUS LVDS transmit signal + | | EEPROM_CLK | EEPROM | BD | EEPROM I <sup>2</sup> C Clock | | EEPROM_DATA | EEPROM | BD | EEPROM I <sup>2</sup> C Data | | EEPROM_SIZE | Configuration | 1 | EEPROM size configuration | | PERR(1:0) | LED | 0 | Port receive error LED output (for testing) | | GND | Power | | Ground | | GND <sub>Core</sub> | Power | | Core logic ground | | GND <sub>I/O</sub> | Power | | I/O ground | | GND <sub>PLL</sub> | Power | | PLL ground | | LINK_MII(1:0) | MII | 1 | PHY signal indicating a link | | LINKACT(1:0) | LED | 0 | Link/Activity LED output | | MI_CLK | MII | 0 | PHY Management Interface clock | | MI_DATA | MII | BD | PHY Management Interface data | | MODE[1:0] | Configuration | 1 | Chip Mode, port configuration | | OSC_IN | Clock | 1 | Clock source (crystal/oscillator) | | OSC_OUT | Clock | 0 | Clock source (crystal) | | PDI[17:0] | PDI | BD | PDI signal, depending on EEPROM content | | PHYAD_OFF | Configuration | 1 | Ethernet PHY Address Offset | | RBIAS | EBUS | | BIAS resistor for LVDS TX current adjustment | | RESET | General | BD | Open collector Reset output/Reset input | | RUN | LED | 0 | Run LED controlled by AL Status register | | RX_CLK | MII | 1 | MII receive clock | | RX_D[3:0] | MII | 1 | MII receive data | | RX_DV | MII | 1 | MII receive data valid | | RX_ERR | MII | 1 | MII receive error | | SYNC/LATCH[1:0] | DC | I/O | Distributed Clocks SyncSignal output or LatchSignal input | | TESTMODE | General | 1 | Reserved for testing, connect to GND | | TX_D[3:0] | MII | 0 | MII transmit data | | TX_ENA | MII | 0 | MII transmit enable | | V <sub>CC</sub> | Power | | Device power (LDO input) | | V <sub>CC Core</sub> | Power | | Core logic power | | V <sub>CC I/O</sub> | Power | | I/O power | | V <sub>CC PLL</sub> | Power | | PLL power | ## 3.1.3 PDI Signal Overview Table 10: PDI signal overview | PDI | Signal | Dir. | Description | |-------------|------------------|--------|-----------------------------------------------------| | | I/O[15:0] | I/O/BD | Input/Output or Bidirectional data | | Digital I/O | LATCH_IN/SOF | I/O | External data latch signal/Start of Frame | | | OUTVALID/WD_TRIG | 0 | Output data is valid/Output event/ Watchdog Trigger | | | EEPROM_LOADED | 0 | PDI is active, EEPROM is loaded | | | SPI_CLK | 1 | SPI clock | | SPI | SPI_DI | 1 | SPI data MOSI | | 3PI | SPI_DO | 0 | SPI data MISO | | | SPI_IRQ | 0 | SPI interrupt | | | SPI_SEL | 1 | SPI chip select | | | EBUS(3)-RX- | LI- | EBUS LVDS receive signal - | | | EBUS(3)-RX+ | LI+ | EBUS LVDS receive signal + | | | EBUS(3)-TX- | LO- | EBUS LVDS transmit signal - | | EBUS Bridge | EBUS(3)-TX+ | LO+ | EBUS LVDS transmit signal + | | | PERR(3) | 0 | Error LED output (for testing) | | | LINKACT(3) | 0 | Link/Activity LED output | | | GPO[11:0] | 0 | General purpose output | | | TX_D(3)[3:0] | 0 | MII transmit data | | | TX_ENA(3) | 0 | MII transmit enable | | | RX_CLK(3) | 1 | MII receive clock | | | RX_D(3)[3:0] | 1 | MII receive data | | | RX_DV(3) | 1 | MII receive data valid | | MII Pridgo | RX_ERR(3) | 1 | MII receive error | | MII Bridge | LINK_MII(3) | 1 | PHY signal indicating a link | | | LINKACT(3) | 0 | Link/Activity LED output | | | PERR(3) | 0 | Error LED output (for testing) | | | GPO[1] | 0 | General purpose output | | | MI_CLK | 0 | PHY Management Interface clock | | | CLK25OUT | 0 | 25 MHz clock source for Ethernet PHY | #### 3.2 Configuration Pins The configuration pins are used to configure the ET1200 at power-on with pull-up or pull down resistors. At power-on the ET1200 uses these pins as inputs to latch the configuration<sup>4</sup>. After power-on, the pins have their operation functionality which has been assigned to them, and therefore pin direction changes if necessary. The power-on phase finishes before the nRESET pin is released. In subsequent reset phases without power-on condition, the configuration pins still have their operation functionality, i.e., the ET1200 configuration is not latched again and output drivers remain active. The configuration value 0 is realized by a pull-down resistor, a pull-up resistor is used for a 1. Since some configuration pins are also used as LED outputs, the polarity of the LED output depends on the configuration value. #### 3.2.1 Chip mode Chip mode configures the type of the two permanent ports 0 and 1. It is shown in Table 11. The Chip mode affects the number of available PDI signals. Chip mode is shown in Table 11. Table 11: Chip Mode | Description | Config signal | Pin name | Register | MODE[1:0] Values | |-------------|---------------|--------------------|-----------|-------------------------------------------------------------------------------------------------------------| | | MODE[0] | LINKACT(0)/MODE[0] | 0x0E00[0] | 00 = EBUS/EBUS (port 0 = EBUS, port 1 = EBUS) | | Chip Mode | MODE[1] | LINKACT(1)/MODE[1] | 0x0E00[1] | 01 = reserved<br>10 = MII/EBUS (port 0 = MII, port 1 = EBUS)<br>11 = EBUS/MII (port 0 = EBUS, port 1 = MII) | #### 3.2.2 CPU CLK MODE CLK\_MODE is used to provide a clock signal to an external microcontroller. If CLK\_MODE is not 00, CPU CLK is available on PDI[7], thus this pin is not available for PDI signals anymore. The CPU\_CLK MODE is shown in Table 12. Table 12: CPU\_CLK Mode | Description | Config signal | Pin name | Register | Values | |--------------|---------------|---------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------| | | CLK_MODE[0] | PERR(0)/CLK_MODE[0] | 0x0E00[2] | 00 = off, PDI[7]/CPU_CLK available for PDI | | CPU_CLK MODE | CLK_MODE[1 | PERR(1)/CLK_MODE(1) | 0x0E00[3] | 01 = 25 MHz clock output at PDI[7]/CPU_CLK<br>10 = 20 MHz clock output at PDI[7]/CPU_CLK<br>11 = 10 MHz clock output at PDI[7]/CPU_CLK | #### 3.2.3 TX Shift Phase shift (0/10/20/30ns) of MII TX signals (TX\_ENA, TX\_D[3:0]) can be attained via the C25\_SHI[x] signals. TX Shift settings are explained in Table 13. It is recommended to support all C25\_SHI[1:0] configurations by hardware options to enable later adjustments. Table 13: TX Shift | Description | Config signal | Pin name | Register | Values | |-------------|---------------|----------------------------|-----------|----------------------------------------------------------------------------------------------------------------------| | | C25_SHI[0] | PDI[10]/TX_D[2]/C25_SHI[0] | 0x0E00[4] | 00 = MII TX signals not delayed | | TX Shift | C25_SHI[1] | PDI[11]/TX_D[3]/C25_SHI[1] | 0x0E00[5] | 01 = MII TX signals delayed by 10 ns<br>10 = MII TX signals delayed by 20 ns<br>11 = MII TX signals delayed by 30 ns | <sup>&</sup>lt;sup>4</sup> Take care of proper configuration: External devices attached to dual-purpose configuration pins might interfere sampling the intended configuration if they are e.g. not properly powered at the sample time (external device keeps configuration pin low although a pull-up resistor is attached). In such cases the ET1200 power-on value sampling time can be delayed by delaying power activation. #### 3.2.4 CLK25OUT Enable A 25MHz clock for the Ethernet PHY can be made available by the ET1200 on pin PDI[6]. This is only relevant for MODE 10 or 11. For MODE 00 with MII bridge port 3, CLK25OUT is available at PDI[6] anyway. CLK25OUT is not available in MODE 00 if MII bridge port 3 is not configured, CLK25OUT Enable is ignored. CLK\_25OUT Enable is explained in Table 14. Table 14: CLK\_25OUT Enable | Description | Config<br>signal | Pin name | Register | Values | |--------------------|------------------|------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------| | CLK25OUT<br>Enable | C25_ENA | PDI[9]/TX_D[1]/C25_ENA | 0x0E00[6] | 0 = disable, PDI[6]/CLK25OUT is available for<br>PDI<br>1 = enable, PDI[6]/CLK25OUT is 25 MHz clock<br>output (MODE 10/11 only) | ### 3.2.5 PHY Address Offset The ET1200 supports two PHY address offset configurations, either 0 or 16. Refer to chapter 4.2 for details on PHY address configuration. PHY Address Offset is explained in Table 15. **Table 15: PHY Address Offset** | Description | Config signal | Pin name | Register | Values | |--------------------|---------------|--------------------------|-----------|-------------------------------------------------------| | PHY Address Offset | PHYAD_OFF | PDI[8]/TX_D[0]/PHYAD_OFF | 0x0E00[7] | 0 = PHY address offset 0<br>1 = PHY address offset 16 | #### 3.2.6 SII EEPROM Size EEPROM\_SIZE determines the size of the EEPROM (and the number of I²C address bytes). EEPROM\_SIZE is sampled at the beginning of the EEPROM access. EEPROM\_ SIZE is shown in Table 16. **Table 16: SII EEPROM Size** | Description | Config signal | Pin name | Register | Values | |-------------|---------------|-----------------|-----------|-------------------------------------------------------------------------------------------------| | EEPROM Size | EEPROM_SIZE | RUN/EEPROM_SIZE | 0x0502[7] | 0 = 1 address byte (1 Kbit to 16 Kbit EEPROM)<br>1 = 2 address bytes (32 Kbit to 4 Mbit EEPROM) | #### 3.3 General ET1200 Pins **Table 17: General pins** | Pin | Pin | | Signal | | Configuration | Internal | |-----|----------|-----|----------|-----|---------------|----------| | | Name | Dir | Name | Dir | Comiguration | PU/PD | | 21 | OSC_IN | I | OSC_IN | I | | | | 22 | OSC_OUT | 0 | OSC_OUT | 0 | | | | 26 | RESET | BD | RESET | BD | | WPU | | 25 | RBIAS | | RBIAS | | | | | 1 | TESTMODE | I | TESTMODE | I | | WPD | #### OSC IN Connection to external crystal or oscillator input (25 MHz). An oscillator as the clock source for both ET1200 and the Ethernet PHY is mandatory if an MII port is used and CLK25OUT cannot be used as the clock source for the PHY. The 25 MHz clock source should have an initial accuracy of 25ppm or better. #### OSC OUT Connection to external crystal. Should be left open if an oscillator is connected to OSC\_IN. #### RESET The open collector RESET input/output (active low) signals the reset state of ET1200. The reset state is entered at power-on, if the power supply is to low, or if a reset was initiated using the reset register 0x0040. ET1200 also enters reset state if RESET pin is held low by external devices. #### **RBIAS** Bias resistor for LVDS TX current adjustment, should be 11 k $\Omega$ connected to GND. #### **TESTMODE** Reserved for testing, should be connected to GND. #### 3.4 SII EEPROM Interface Pins Table 18: SII EEPROM pins | Pin | Pin | | Signal | | Configuration | Internal | | |------|---------------|----|-------------|-----|---------------|------------------|--| | FIII | Name Dir Name | | Name | Dir | Comiguration | PU/PD | | | 19 | EEPROM_CLK | BD | EEPROM_CLK | BD | | $3.3~k\Omega$ PU | | | 20 | EEPROM_DATA | BD | EEPROM_DATA | BD | | 3.3 kΩ PU | | #### EEPROM\_CLK EEPROM I2C clock signal (open collector output). #### **EEPROM\_DATA** EEPROM I2C data signal (open collector output). #### 3.5 Distributed Clocks SYNC/LATCH Pins, MII Management Data Table 19: DC SYNC/LATCH and MII Management pins | Pin | Pin | | No MII port use | ed | MII port used | l | Configuration | Internal | |------|-----------------------|-----|-----------------|-----|---------------|-----|---------------|----------| | FIII | Name | Dir | Signal | Dir | Signal | Dir | Comiguration | PU/PD | | 47 | SYNC/LATCH[0] | BD | SYNC/LATCH[0] | I/O | SYNC/LATCH[0] | I/O | | | | 48 | SYNC/LATCH[1]/MI_DATA | BD | SYNC/LATCH[1] | I/O | MI_DATA | BD | | | #### SYNC/LATCH[x]/MI\_DATA SYNC/LATCH[x] are Distributed Clocks SyncSignal output or LatchSignal input, depending on SII EEPROM configuration. If an MII port is used, SYNC/LATCH[1]/MI\_DATA becomes MI\_DATA, which is the Ethernet PHY management interface data signal. SYNC/LATCH signals are not driven (high impedance) until the EEPROM is loaded (MI\_DATA is independent of the EEPROM loaded state). NOTE: MI\_DATA must have a pull-up resistor (4.7k $\Omega$ recommended for ESCs). #### 3.6 LED Signals All LED signals are also used as configuration signals. The polarity of each LED signal depends on the configuration: LED is active high if pin is pulled down for configuration, and active low if pin is pulled up. Refer to the example schematics for LED connection details. Table 20: LED pins | Pin | Pin | Signal | | Configuration | Internal | | |-----|---------------------|--------|----------------------------|---------------|---------------|-------| | Pin | Name | Dir | Dir Name Dir Configuration | | Configuration | PU/PD | | 18 | RUN/EEPROM_SIZE | BD | RUN | 0 | EEPROM_SIZE | WPD | | 16 | LINKACT(0)/MODE[0] | BD | LINKACT(0) | 0 | MODE[0] | WPD | | 12 | PERR(0)/CLK_MODE[0] | BD | PERR(0) | 0 | CLK_MODE[0] | WPD | | 17 | LINKACT(1)/MODE[1] | BD | LINKACT(1) | 0 | MODE[1] | WPD | | 13 | PERR(1)/CLK_MODE[1] | BD | PERR(1) | 0 | CLK_MODE[1] | WPD | #### **RUN/EEPROM SIZE** SII EEPROM\_SIZE configuration (either 1 Kbit-16 Kbit or 32 Kbit-4 Mbit) sampled at the beginning of the EEPROM access. Otherwise RUN LED signal, usually. RUN is active high if pin is pulled down, and active low if pin is pulled up. Refer to example schematics for connection details. RUN LED should be green. #### LINKACT(x)/MODE(x) Chip MODE configuration pin at power-on, Link/Activity LED output (off=no link, on=link without activity, blinking=link and activity) for logical port x afterwards. LINKACT(x) is active high if pin is pulled down, and active low if pin is pulled up. Refer to example schematics for connection details. Link/Activity LED should be green. #### PERR(x)/CLK MODE(x) CPU\_CLK Mode configuration pin at power-on, Error LED output for logical port x afterwards. PERR(x) is active high if pin is pulled down, and active low if pin is pulled up. Refer to example schematics for connection details. NOTE: PERR(x) LEDs are not part of the EtherCAT indicator specification. They are only intended for testing and debugging. The PERR(x) LED flashes once if a physical layer receive error occurs. Do not confuse PERR(x) LEDs with application layer ERR LED, this is not supported by the ESCs and has to be controlled by a $\mu$ Controller. #### 3.7 Physical Ports and PDI Pins The ET1200 pin out is optimized in order to achieve an optimum of size and features. To obtain this, there is a number of pins where either communication or PDI functionality can be assigned to, depending on the chip mode. The selected chip mode might reduce PDI possibilities The ET1200 has 18 PDI pins, PDI[17:0]. They are structured in two groups: PDI[7:0] and PDI[17:8]. PDI[7:0] are always available for PDI signals, PDI[17:8] are available for PDI signals in MODE 00, in MODE 10/11 they are used for MII signals. #### Possible Chip mode / PDI combinations Table 21: Combinations of Chip modes and PDIs | Chip mode | de SPI Digital I/O | | EBUS bridge<br>(log. port 3) | MII bridge<br>(log. port 3) | |------------|--------------------|-------------------------------------------|------------------------------|---------------------------------------| | MODE 00 | SPI<br>+12 Bit GPO | 16 Bit I/O<br>+ control/status<br>signals | EBUS bridge<br>+12 Bit GPO | MII bridge<br>+CLK25OUT +1<br>Bit GPO | | MODE 10/11 | SPI<br>+12 Bit GPO | 8 Bit I/O | EBUS bridge +2<br>Bit GPO | Not available | #### 3.7.1 MII Interface #### LINK MII(x) Input signal provided by the PHY if a 100 Mbit/s (Full Duplex) link is established. LINK\_MII(x) is active low. #### RX CLK(x) MII Receive Clock. #### RX DV(x) MII receive data valid. #### $RX_D(x)[3:0]$ MII receive data. #### $RX_ERR(x)$ MII receive error. #### TX ENA(x) MII transmit enable output. #### TX D(x)[3:0] MII transmit data. #### MI CLK PHY Management Interface clock. #### 3.7.1.1 CLK25OUT Signal #### **CLK25OUT** The ET1200 has to provide an Ethernet PHY with a 25 MHz clock signal (CLK25OUT) if a 25 MHz crystal is used for clock generation. In case a 25 MHz oscillator is used, CLK25OUT is not necessary, because the Ethernet PHY and the ET1200 can share the oscillator output. CLK25OUT is not available at PDI[6]/CLK25OUT in chip mode 00 unless the MII bridge port is configured via SII EEPROM. With the MII bridge port, CLK25OUT is available regardless of C25ENA. For chip modes 10/11, PDI[7] may be configured to deliver CLK25OUT by pulling up the PDI[9]/TX\_D[1]/C25ENA configuration signal. CLK25OUT provides a clock signal – if configured – during external or ECAT reset, clock output is only turned off during power-on reset. #### 3.7.2 EBUS Interface The EBUS ports of the ET1200 are open failsafe, i.e., the ET1200 detects if an EBUS port is unconnected and closes the port internally (no physical link). #### EBUS(x)-RX+/EBUS(x)-RX- EBUS LVDS receive signals. EBUS\_RX+ pins incorporate a pull-down resistor $R_{Ll+}$ and EBUS\_RX-pins incorporate a pull-up resistor $R_{Ll-}$ , even if the pins are not configured for EBUS. #### EBUS(x)-TX+/EBUS(x)-TX- EBUS LVDS transmit signals. #### 3.7.3 PDI Pins #### PDI[x] The function of PDI[x] signals depends on the configuration stored in the device SII EEPROM. PDI signals are not driven (high impedance) until the EEPROM is loaded. This has to be taken into account especially for Digital Outputs. PDI signals are not driven (high impedance) if no PDI is configured (PDI Control register 0x0140=0x00). #### CPU\_CLK The ET1200 can provide a clock signal for $\mu$ Controllers on pin PDI[7]/CPU\_CLK. The CPU\_CLK output setting is controlled by the CLK\_MODE configuration pin. If CPU\_CLK is enabled, PDI[7] is not available for the PDI, i.e., I/O[7] is not available for Digital I/O PDI. CPU\_CLK provides a clock signal – if configured – during external or ECAT reset, clock output is only turned off during power-on reset. #### 3.7.4 Port 0/1 and PDI[17:8] Signals Table 22 and Table 23 show the port 0/1 and PDI signals used for ports 0 and 1. Table 22: Port 0/1 and PDI signals (Configuration and chip mode 00) | Pin | Pin | | Configuration | MODE[1:0]= | :00 | Internal | |-----|----------------------------|-------|---------------|-------------|------|----------| | PIN | Name | Dir | Configuration | Signal | Dir. | PU/PD | | 36 | PDI[8]/TX_D[0]/PHYAD_OFF | BD | PHYAD_OFF | PDI[8] | BD | | | 35 | PDI[9]/TX_D[1]/C25_ENA | BD | C25_ENA | PDI[9] | BD | | | 34 | PDI[10]/TX_D[2]/C25_SHI[0] | BD | C25_SHI[0] | PDI[10] | BD | | | 33 | PDI[11]/TX_D[3]/C25_SHI[1] | BD | C25_SHI[1] | PDI[11] | BD | | | 32 | PDI[12]/RX_CLK | BD | | PDI[12] | BD | | | 31 | PDI[13]/RX_DV | BD | | PDI[13] | BD | | | 30 | PDI[14]/RX_D[0] | BD | | PDI[14] | BD | | | 29 | PDI[15]/RX_D[1] | BD | | PDI[15] | BD | | | 28 | PDI[16]/RX_D[2] | BD | | PDI[16] | BD | | | 27 | PDI[17]/RX_D[3] | BD | | PDI[17] | BD | | | 2 | EBUS{1}-RX-/LINK_MII | LI-/I | | EBUS(1)-RX- | LI- | 27 kΩ PU | | 3 | EBUS{1}-RX+/RX_ERR | LI+/I | | EBUS(1)-RX+ | LI+ | 27 kΩ PD | | 10 | EBUS{1}-TX-/MI_CLK | LO-/O | | EBUS(1)-TX- | LO- | | | 11 | EBUS{1}-TX+/TX_ENA | LO+/O | | EBUS(1)-TX+ | LO+ | | | 8 | EBUS{0}-RX- | LI- | | EBUS(0)-RX- | LI- | 27 kΩ PU | | 9 | EBUS{0}-RX+ | LI+ | | EBUS(0)-RX+ | LI+ | 27 kΩ PD | | 4 | EBUS{0}-TX- | LO- | | EBUS(0)-TX- | LO- | | | 5 | EBUS{0}-TX+ | LO+ | | EBUS(0)-TX+ | LO+ | | Table 23: Port 0/1 and PDI signals (chip modes 10/11) | Pin | Pin | | MODE[1:0]= | :10 | MODE[1:0]= | :11 | Internal | |-----|----------------------------|-------|-------------|------|-------------|------|----------| | PIN | Name | Dir | Signal | Dir. | Signal | Dir. | PU/PD | | 36 | PDI[8]/TX_D[0]/PHYAD_OFF | BD | TX_D(0)[0] | 0 | TX_D(1)[0] | 0 | | | 35 | PDI[9]/TX_D[1]/C25_ENA | BD | TX_D(0)[1] | 0 | TX_D(1)[1] | 0 | | | 34 | PDI[10]/TX_D[2]/C25_SHI[0] | BD | TX_D(0)[2] | 0 | TX_D(1)[2] | 0 | | | 33 | PDI[11]/TX_D[3]/C25_SHI[1] | BD | TX_D(0)[3] | 0 | TX_D(1)[3] | 0 | | | 32 | PDI[12]/RX_CLK | BD | RX_CLK(0) | 1 | RX_CLK(1) | 1 | | | 31 | PDI[13]/RX_DV | BD | RX_DV(0) | - 1 | RX_DV(1) | - 1 | | | 30 | PDI[14]/RX_D[0] | BD | RX_D(0)[0] | - 1 | RX_D(1)[0] | - 1 | | | 29 | PDI[15]/RX_D[1] | BD | RX_D(0)[1] | - 1 | RX_D(1)[1] | - 1 | | | 28 | PDI[16]/RX_D[2] | BD | RX_D(0)[2] | - 1 | RX_D(1)[2] | - 1 | | | 27 | PDI[17]/RX_D[3] | BD | RX_D(0)[3] | - 1 | RX_D(1)[3] | - 1 | | | 2 | EBUS{1}-RX-/LINK_MII | LI-/I | LINK_MII(0) | - | LINK_MII(1) | - | 27 kΩ PU | | 3 | EBUS{1}-RX+/RX_ERR | LI+/I | RX_ERR(0) | - | RX_ERR(1) | - | 27 kΩ PD | | 10 | EBUS{1}-TX-/MI_CLK | LO-/O | MI_CLK | 0 | MI_CLK | 0 | | | 11 | EBUS{1}-TX+/TX_ENA | LO+/O | TX_ENA(0) | 0 | TX_ENA(1) | 0 | | | 8 | EBUS{0}-RX- | LI- | EBUS(1)-RX- | LI- | EBUS(0)-RX- | LI- | 27 kΩ PU | | 9 | EBUS{0}-RX+ | LI+ | EBUS(1)-RX+ | LI+ | EBUS(0)-RX+ | LI+ | 27 kΩ PD | | 4 | EBUS{0}-TX- | LO- | EBUS(1)-TX- | LO- | EBUS(0)-TX- | LO- | | | 5 | EBUS{0}-TX+ | LO+ | EBUS(1)-TX+ | LO+ | EBUS(0)-TX+ | LO+ | | #### 3.7.5 PDI[7:0] Signals Table 24 shows the PDI[7:0] signals. The direction of all PDI pins depends on the PDI configuration stored in the SII EEPROM. Table 24: PDI pins | Pin | Pin | | PDI, C25ENA=0,<br>CLK_MODE=00 | | PDI, C25ENA=1,<br>CLK_MODE/=00 | | Internal<br>PU/PD | |-----|-----------------|--------|-------------------------------|--------|--------------------------------|--------|-------------------| | | Name | Dir. | Signal | Dir. | Signal | Dir. | . 6/1. 2 | | 46 | PDI[0] | BD/LO+ | PDI[0] | BD/LO+ | PDI[0] | BD/LO+ | | | 45 | PDI[1] | BD/LO- | PDI[1] | BD/LO- | PDI[1] | BD/LO- | | | 44 | PDI[2] | BD/LI+ | PDI[2] | BD/LI+ | PDI[2] | BD/LI+ | 27 kΩ PD | | 43 | PDI[3] | BD/LI- | PDI[3] | BD/LI- | PDI[3] | BD/LI- | 27 kΩ PU | | 40 | PDI[4] | BD | PDI[4] | BD | PDI[4] | BD | | | 39 | PDI[5] | BD | PDI[5] | BD | PDI[5] | BD | | | 38 | PDI[6]/CLK25OUT | BD | PDI[6] | BD | CLK25OUT | 0 | | | 37 | PDI[7]/CPU_CLK | BD | PDI[7] | BD | CPU_CLK | 0 | | #### 3.8 PDI Signal Pinout depending on selected PDI The PDI signal pinout depends on the selected PDI (SII EEPROM). The PDI selection and PDI signal pinout is subject to restrictions introduced by the port configuration. Digital I/O and SPI PDI are available in any configuration – although the I/O width can be reduced depending on the configuration. The MII bridge port PDIs is only available in chip mode 00. Refer to PDI descriptions for further PDI and PDI signal descriptions. The SPI PDI supports additional general purpose output signals, which are not part of the SPI PDI description: #### GPO[x] General purpose output signals. ## 3.8.1 Digital I/O Pin Out Table 25: Mapping of Digital I/O Interface | DDI Cianal | MODE[1:0]=00 | | MODE[1:0]=10/11 | | |-----------------|------------------|------|-----------------|------| | PDI Signal | Signal | Dir. | Signal | Dir. | | PDI[0] | I/O[0] | BD | I/O[0] | BD | | PDI[1] | I/O[1] | BD | I/O[1] | BD | | PDI[2] | I/O[2] | BD | I/O[2] | BD | | PDI[3] | I/O[3] | BD | I/O[3] | BD | | PDI[4] | I/O[4] | BD | I/O[4] | BD | | PDI[5] | I/O[5] | BD | I/O[5] | BD | | PDI[6]/CLK25OUT | I/O[6] | BD | I/O[6] | BD | | PDI[7]/CPU_CLK | I/O[7] | BD | I/O[7] | BD | | PDI[8] | I/O[8] | BD | | | | PDI[9] | I/O[9] | BD | | | | PDI[10] | I/O[10] | BD | | | | PDI[11] | I/O[11] | BD | | | | PDI[12] | I/O[12] | BD | MII | | | PDI[13] | I/O[14] | BD | IVIII | | | PDI[14] | I/O[15] | BD | | | | PDI[15] | I/O[16] | BD | | | | PDI[16] | OUTVALID/WD_TRIG | 0 | | | | PDI[17] | LATCH_IN/SOF | I/O | | | #### 3.8.2 SPI Pin Out **Table 26: Mapping of SPI Interface** | PDI Signal | MODE[1:0]=00 | | MODE[1:0]=10/11 | | | |-----------------|---------------|------|-----------------|------|--| | i Di Signai | Signal | Dir. | Signal | Dir. | | | PDI[0] | SPI_CLK | I | SPI_CLK | ı | | | PDI[1] | SPI_SEL | I | SPI_SEL | ı | | | PDI[2] | SPI_DI | - 1 | SPI_DI | ı | | | PDI[3] | SPI_DO | 0 | SPI_DO | 0 | | | PDI[4] | SPI_IRQ | 0 | SPI_IRQ | 0 | | | PDI[5] | EEPROM_LOADED | 0 | EEPROM_LOADED | 0 | | | PDI[6]/CLK25OUT | GPO[0] | 0 | GPO[0] | 0 | | | PDI[7]/CPU_CLK | GPO[1] | 0 | GPO[1] | 0 | | | PDI[8] | GPO[2] | 0 | | | | | PDI[9] | GPO[3] | 0 | | | | | PDI[10] | GPO[4] | 0 | MII | | | | PDI[11] | GPO[5] | 0 | | | | | PDI[12] | GPO[6] | 0 | | | | | PDI[13] | GPO[7] | 0 | | | | | PDI[14] | GPO[8] | 0 | | | | | PDI[15] | GPO[9] | 0 | | | | | PDI[16] | GPO[10] | 0 | | | | | PDI[17] | GPO[11] | 0 | | | | | | | | | | | #### 3.8.3 EBUS/MII bridge port (Logical port 3) The bridge port is an additional port with logical number 3, it is configured via SII EEPROM, thus it is not available directly after power-on. The bridge port becomes available once the EEPROM is loaded successfully. The loop at this port is initially closed and has to be opened by the master explicitly. The bridge port may be either EBUS or MII. The MII bridge port is only available in chip mode 00. The polarity of PERR(3) and LINKACT(3) is active high. Table 27: Mapping of EBUS Bridge signals | DDI Signal | MODE[1:0]=00 | | MODE[1:0]=10/11 | | | |-----------------|--------------|------|-----------------|------|--| | PDI Signal | Signal | Dir. | Signal | Dir. | | | PDI[0] | EBUS(3)_TX+ | LO+ | EBUS(3)_TX+ | LO+ | | | PDI[1] | EBUS(3)_TX- | LO- | EBUS(3)_TX- | LO- | | | PDI[2] | EBUS(3)_RX+ | LI+ | EBUS(3)_RX+ | LI+ | | | PDI[3] | EBUS(3)_RX- | LI- | EBUS(3)_RX- | LI- | | | PDI[4] | PERR(3) | 0 | PERR(3) | 0 | | | PDI[5] | LINKACT(3) | 0 | LINKACT(3) | 0 | | | PDI[6]/CLK25OUT | GPO[0] | 0 | GPO[0] | 0 | | | PDI[7]/CPU_CLK | GPO[1] | 0 | GPO[1] | 0 | | | PDI[8] | GPO[2] | 0 | | | | | PDI[9] | GPO[3] | 0 | | | | | PDI[10] | GPO[4] | 0 | | | | | PDI[11] | GPO[5] | 0 | | | | | PDI[12] | GPO[6] | 0 | MII | | | | PDI[13] | GPO[7] | 0 | IVIII | | | | PDI[14] | GPO[8] | 0 | | | | | PDI[15] | GPO[9] | 0 | | | | | PDI[16] | GPO[10] | 0 | | | | | PDI[17] | GPO[11] | 0 | | | | Table 28: Mapping of MII Bridge signals | DDI Simual | MODE[1:0]=00 | | | | |-----------------|--------------|------|--|--| | PDI Signal | Signal | Dir. | | | | PDI[0] | TX_ENA(3) | 0 | | | | PDI[1] | MI_CLK | 0 | | | | PDI[2] | RX_ERR(3) | 1 | | | | PDI[3] | LINK_MII(3) | 1 | | | | PDI[4] | PERR(3) | 0 | | | | PDI[5] | LINKACT(3) | 0 | | | | PDI[6]/CLK25OUT | CLK25OUT | 0 | | | | PDI[7]/CPU_CLK | GPO[1] | 0 | | | | PDI[8] | TX_D(3)[0] | 0 | | | | PDI[9] | TX_D(3)[1] | 0 | | | | PDI[10] | TX_D(3)[2] | 0 | | | | PDI[11] | TX_D(3)[3] | 0 | | | | PDI[12] | RX_CLK(3) | 1 | | | | PDI[13] | RX_DV(3) | 1 | | | | PDI[14] | RX_D(3)[0] | 1 | | | | PDI[15] | RX_D(3)[1] | 1 | | | | PDI[16] | RX_D(3)[2] | 1 | | | | PDI[17] | RX_D(3)[3] | 1 | | | ### 3.9 Power Supply The ET1200 supports different power supply and I/O voltage options with 3.3V (or 5V I/O, not recommended) and optionally single or dual power supply. The $V_{\text{CCI/O}}$ supply voltage directly determines the I/O voltages for all inputs and outputs, i.e., with 3.3V $V_{\text{CCI/O}}$ , the inputs are 3.3V I/O compliant and they are <u>not</u> 5V tolerant ( $V_{\text{CCI/O}}$ has to be 5V if 5V tolerant I/Os are required). Two internal LDOs generate the I/O supply voltage $V_{CC\ I/O}$ (nom. 3.3V) and the core supply voltages $V_{CC\ Core}/V_{CC\ PLL}$ (nom. 2.5V) from the ET1200 power supply input $V_{CC}$ . $V_{CC}$ must be equal or greater than $V_{CC\ I/O}$ , and $V_{CC\ PLL}$ is always equal to $V_{CC\ Core}$ . The internal LDOs cannot be switched off, they stop operating if the external supply voltage is higher than the internal LDO output voltage, thus external supply voltages have to be higher (at least 0.1V) than the internal LDO output voltages. Using the internal LDOs increases power dissipation, and power consumption for 5V I/O voltage is significantly higher than power consumption for 3.3V I/O. It is highly recommended to use 3.3V I/O voltage and the internal LDO for $V_{CC\ Core}/V_{CC\ PLL}$ . For 3.3V I/O with external 3.3V power supply, both $V_{CC}$ and $V_{CCI/O}$ have to be connected to the external 3.3V supply voltage, and for 5V I/O voltage, both $V_{CC}$ and $V_{CCI/O}$ have to be connected to the external 5V supply voltage. Voltage stabilization capacitors at all power pairs are necessary. Table 29: Power supply options (all voltages nomal) | V <sub>CC</sub> | V <sub>CC I/O</sub> | V <sub>CC Core</sub> /V <sub>CC PLL</sub> | Input signals | Output signals | Comment | |-----------------|---------------------------------------|-------------------------------------------|---------------|----------------|-------------------------------------------------| | 3.3V | External 3.3V<br>(= V <sub>CC</sub> ) | Internal LDO<br>(2.5V) | 3.3V only | 3.3V only | Single power supply, low power dissipation | | 3.3V | External 3.3V (= Vcc) | External 2.5V | 3.3V only | 3.3V only | Dual power supply, lowest power dissipation | | 5V | Internal LDO (3.3V) | Internal LDO<br>(2.5V) | 3.3V only | 3.3V only | Single power supply, highest power dissipation | | 5V | Internal LDO<br>(3.3V) | External 2.5V | 3.3V only | 3.3V only | Dual power supply | | Not re | commended: | | | | | | 5V | External 5V<br>(= Vcc) | Internal LDO<br>(2.5V) | 5V only | 5V only | Single power supply, high power dissipation | | 5V | External 5V<br>(= Vcc) | External 2.5V | 5V only | 5V only | Dual power supply,<br>high power<br>dissipation | Table 30: Power supply | Pin | Pin name | |-----|-----------------------------| | EP | GND | | 14 | V <sub>CC</sub> | | 15 | GND | | 6 | V <sub>CC I/O</sub> | | 7 | GND <sub>I/O</sub> | | 41 | V <sub>CC Core</sub> (2.5V) | | 42 | GND <sub>Core</sub> | | 24 | V <sub>CC PLL</sub> (2.5V) | | 23 | $GND_PLL$ | #### 4 MII Interface The ET1200 is connected with Ethernet PHYs using the MII interface. The MII interface of the ET1200 is optimized for low processing/forwarding delays by omitting a transmit FIFO. To allow this, the ET1200 has additional requirements to Ethernet PHYs, which are easily accomplished by several PHY vendors. Refer to "Section I – Technology" for Ethernet PHY requirements. Additional information regarding the ET1200: - The clock source of the PHYs is either CLK25OUT of the ET1200, or the clock signal that is connected to OSC\_IN if a quartz oscillator is used. - The signal polarity of LINK\_MII is not configurable, LINK\_MII has to be active low. - The TX\_CLK signal of the PHYs is not connected to the ET1200. The ET1200 does not use the MII interface for link detection or link configuration. For details about the ESC MII Interface refer to Section I. #### 4.1 MII Interface Signals The MII interface of the ET1200 has the following signals: Figure 3: MII Interface signals **Signal** Direction Description LINK\_MII IN Input signal provided by the PHY if a 100 Mbit/s (Full Duplex) link is established RX\_CLK Receive Clock IN RX\_DV Receive data valid IN RX\_D[3:0] IN Receive data (alias RXD) RX ERR IN Receive error (alias RX ER) OUT TX\_ENA Transmit enable (alias TX\_EN) TX\_D[3:0] OUT Transmit data (alias TXD) MI CLK OUT Management Interface clock (alias MCLK) MI\_DATA **BIDIR** Management Interface data (alias MDIO) PHYAD\_OFF Configuration: PHY address offset IN Table 31: MII Interface signals MI\_DATA must have an external pull-up resistor (4.7 k $\Omega$ recommended for ESCs). MI\_CLK is driven rail-to-rail, idle value is High. #### 4.2 PHY Address Configuration The ET1200 addresses Ethernet PHYs using logical port number (or PHY address register value) plus PHY address offset. Typically, the Ethernet PHY addresses should correspond with the logical port number, so PHY addresses 0-3 are used. A PHY address offset of 16 can be applied which moves the PHY addresses to 16-19 by inverting the MSB of the PHY address internally. If both alternatives cannot be used, the PHYs should be configured to use an actual PHY address offset of 1, i.e., PHY addresses 1-4. The PHY address offset configuration of the ET1200 remains 0. Refer to Section I for more details about PHY addressing. #### 4.3 TX Shift Compensation Since ET1200 and the Ethernet PHY share the same clock source, TX\_CLK from the PHY has a fixed phase relation to TX\_ENA/TX\_D[3:0]from the ET1200. Thus, TX\_CLK is not connected and the delay of a TX FIFO inside the ET1200 is saved. The phase shift between TX\_CLK and TX\_ENA/TX\_D[3:0] can be compensated by an appropriate value for TX Shift, which will delay TX\_ENA/ TX\_D[3:0] by 0, 10, 20, or 30 ns. Figure 4: TX Shift Timing Diagram **Table 32: TX Shift Timing characteristics** | Parameter | Comment | |-----------------------|--------------------------------------------------------------------------------------------------------| | tclk25 | 25 MHz clock source (OSC_IN, see fclk25) | | tclk250UT | CLK25OUT delay after OSC_IN (refer to AC characteristics) | | t <sub>TX_delay</sub> | TX_ENA/TX_DATA[3:0] delay after rising edge of OSC_IN (refer to AC characteristics) | | tPHY_TX_CLK_delay | Delay between PHY clock source CLK25OUT and TX_CLK output of the PHY, PHY dependent | | tPHY_TX_CLK_delay_OSC | Delay between PHY clock source OSC_IN and TX_CLK output of the PHY, PHY dependent | | tPHY_TX_setup | PHY setup requirement: TX_ENA/TX_DATA with respect to TX_CLK (PHY dependent, IEEE802.3 limit is 15 ns) | | tPHY_TX_hold | PHY hold requirement: TX_ENA/TX_DATA with respect to TX_CLK (PHY dependent, IEEE802.3 limit is 0 ns) | NOTE: TX Shift can be adjusted by displaying TX\_CLK of a PHY and TX\_ENA/TX\_D[3:0] on an oscilloscope. TX\_ENA/TX\_D is allowed to change between 0 ns and 25 ns after a rising edge of TX\_CLK (according to IEEE802.3 – check your PHY's documentation, it may contain relaxed timing requirements). Configure TX Shift so that TX\_ENA/TX\_D[3:0] change near the middle of this range. It is sufficient to check just one of the TX\_ENA/TX\_D[3:0] signals, because they are nearly generated at the same time. # 4.4 Timing specifications Table 33: MII timing characteristics | Parameter | Min | Тур | Max | Comment | |-----------------------|-----|----------------|-----|------------------------------------------------------------| | trx_clk | 4 | 0 ns ± 100 ppm | | RX_CLK period (100 ppm with maximum FIFO Size only) | | t <sub>RX_setup</sub> | 6 | | | RX_DV/RX_DATA/RX_D[3:0] valid before rising edge of RX_CLK | | t <sub>RX_hold</sub> | 5 | | | RX_DV/RX_DATA/RX_D[3:0] valid after rising edge of RX_CLK | | tcik | | ~ 1.44 µs | | MI_CLK period (fcik≈ 700 kHz) | | twrite | | ~ 92.16 µs | | MI Write access time | | t <sub>Read</sub> | | ~ 91.44 us | | MI Read access time | NOTE: For MI timing diagrams refer to Section I. Figure 5: MII timing RX signals # 5 EBUS/LVDS Interface For details about the ESC EBUS Interface refer to Section I. # 5.1 EBUS Interface Signals The EBUS interface of the ET1200 has the following signals: Figure 6: EBUS Interface Signals Table 34: EBUS Interface signals | Signal | Direction | Description | |----------------------|-----------|----------------------------------------------| | EBUS-TX+<br>EBUS-TX- | OUT | EBUS/LVDS transmit signals | | EBUS-RX+<br>EBUS-RX- | IN | EBUS/LVDS receive signals. | | RBIAS | | BIAS resistor for EBUS-TX current adjustment | NOTE: An external LVDS termination with an impedance of 100 $\Omega$ between EBUS-RX+ and EBUS-RX- is necessary for EBUS ports. EBUS-RX+ incorporates a pull-down resistor and EBUS-RX- incorporated a pull-up resistor. # 6 PDI Description Table 35: Available PDIs for ET1200 | PDI number<br>(PDI Control<br>register<br>0x0140[7:0]) | PDI name | | | | | |--------------------------------------------------------|------------------------------------|---|--|--|--| | 0 | Interface deactivated | Х | | | | | 4 | Digital I/O | Х | | | | | 5 | SPI Slave | Χ | | | | | 7 | EtherCAT Bridge (port 3) | Χ | | | | | 8 | 16 Bit async. μC | | | | | | 9 | 8 Bit async. μC | | | | | | 10 | 16 Bit sync. μC | | | | | | 11 | 8 Bit sync. μC | | | | | | 16 | 32 Digital Input/0 Digital Output | | | | | | 17 | 24 Digital Input/8 Digital Output | | | | | | 18 | 16 Digital Input/16 Digital Output | | | | | | 19 | 8 Digital Input/24 Digital Output | | | | | | 20 | 0 Digital Input/32 Digital Output | | | | | | 128 | On-chip bus (Avalon or OPB) | | | | | | Others | Reserved | | | | | # 6.1 PDI Deactivated The PDI is deactivated with PDI type 0x00. The PDI pins are not driven (high impedance). ### 6.2 Digital I/O Interface #### 6.2.1 Interface The Digital I/O PDI is selected with PDI type 0x04. The signals of the Digital I/O interface are: Figure 7: ET1200 Digital I/O Signals Table 36: ET1200 Digital I/O signals | Signal | Direction | Description | Signal polarity | |------------------|--------------|-------------------------------------------------------|-----------------| | I/O[15:0] | IN/OUT/BIDIR | Input/Output or Bidirectional data | | | LATCH_IN/SOF | IN/OUT | External data latch signal or Start of Frame | act. high | | OUTVALID/WD_TRIG | OUT | Output data is valid/Output event or Watchdog Trigger | act. high | NOTE: Unsupported control signals OE EXT and OE CONF are assumed to be high. #### 6.2.2 Configuration The Digital I/O interface is selected with PDI type 0x04 in the PDI control register 0x0140. It supports different configurations, which are located in registers 0x0150 – 0x0153. #### 6.2.3 Digital Inputs Digital input values appear in the process memory at address 0x1000:0x1003. EtherCAT devices use Little Endian byte ordering, so I/O[7:0] can be read at 0x1000 etc. Digital inputs are written to the process memory by the Digital I/O PDI using standard PDI write operations. Digital inputs can be configured to be sampled by the ESC in four ways: - Digital inputs are sampled at the start of each Ethernet frame, so that EtherCAT read commands to address 0x1000:0x1003 will present digital input values sampled at the start of the same frame. The SOF signal can be used externally to update the input data, because the SOF is signaled before input data is sampled. - The sample time can be controlled externally by using the LATCH\_IN signal. The input data is sampled by the ESC each time a rising edge of LATCH\_IN is recognized. - Digital inputs are sampled at Distributed Clocks SYNC0 events. - Digital inputs are sampled at Distributed Clocks SYNC1 events. For Distributed Clock SYNC input, SYNC generation must be activated (register 0x0981). SYNC output is not necessary (register 0x0151). SYNC pulse length (registers 0x0982:0x0983) should not be set to 0, because acknowledging of SYNC events is not possible with Digital I/O PDI. Sample time is the beginning of the SYNC event. ### 6.2.4 Digital Outputs Digital Output values have to be written to register 0x0F00:0x0F03 (register 0x0F00 controls I/O[7:0] etc.). Digital Output values are not read by the Digital I/O PDI using standard read commands, instead, there is a direct connection for faster response times. The process data watchdog (register 0x0440) has to be either active or disabled; otherwise digital outputs will not be updated. Digital outputs can be configured to be updated in four ways: - Digital Outputs are updated at the end of each EtherCAT frame (EOF mode). - Digital outputs are updated with Distributed Clocks SYNC0 events (DC SYNC0 mode). - Digital outputs are updated with Distributed Clocks SYNC1 events (DC SYNC1 mode). - Digital Outputs are updated at the end of an EtherCAT frame which triggered the Process Data Watchdog (with typical SyncManager configuration: a frame containing a write access to at least one of the registers 0x0F00:0x0F03). Digital Outputs are only updated if the EtherCAT frame was correct (WD\_TRIG mode). For Distributed Clock SYNC output, SYNC generation must be activated (register 0x0981). SYNC output is not necessary (register 0x0151). SYNC pulse length (registers 0x0982:0x0983) should not be set to 0, because acknowledging of SYNC events is not possible with Digital I/O PDI. Output time is the beginning of the SYNC event. An output event is always signaled by a pulse on OUTVALID even if the digital outputs remain unchanged. For output data to be visible on the I/O signals, the following conditions have to be met: - SyncManager watchdog must be either active (triggered) or disabled. - Output values have to be written to the registers 0x0F00:0x0F03 within a valid EtherCAT frame. - The configured output update event must have occurred. Figure 8: Digital Output Principle Schematic NOTE: The Digital Outputs are not driven (high impedance) until the EEPROM is loaded. The Digital Outputs are also not driven if the Watchdog is expired. This behavior has to be taken into account when using digital output signals. #### 6.2.5 Bidirectional mode In bidirectional mode, all DATA signals are bidirectional (individual input/output configuration is ignored). Input signals are connected to the ESC via series resistors, output signals are driven actively by the ESC. Output signals are permanently available if they are latched with OUTVALID (Flip-Flop or Latch). Figure 9: Bidirectional mode: Input/Output connection (R=4.7 kΩ recommended) Input sample event and output update event can be configured as described in the Digital Inputs/Digital Outputs chapter. An output event is signaled by a pulse on OUTVALID even if the digital outputs remain unchanged. Overlapping input and output events will lead to corrupt input data. ### 6.2.6 Output Driver The output drivers for the digital I/O signals of the ET1200 are active while the SyncManager watchdog is active (triggered) or disabled, otherwise the output driver is disabled (high impedance). #### 6.2.7 SyncManager Watchdog The SyncManager watchdog (registers 0x0440:0x0441) must be either active (triggered) or disabled for output values to appear on the I/O signals. The SyncManager Watchdog is triggered by an EtherCAT write access to the output data registers. If the output data bytes are written independently, a SyncManager with a length of 1 byte is used for each byte of 0x0F00:0x0F03 containing output bits (SyncManager N configuration: buffered mode, EtherCAT write/PDI read, and Watchdog Trigger enabled: 0x44 in register 0x0804+N\*8). Alternatively, if all output data bits are written together in one EtherCAT command, one SyncManager with a length of 1 byte is sufficient (SyncManager N configuration: buffered mode, EtherCAT write/PDI read, and Watchdog Trigger enabled: 0x44 in register 0x0804+N\*8). The start address of the SyncManager should be one of the 0x0F00:0x0F03 bytes containing output bits, e.g., the last byte containing output bits. The SyncManager Watchdog can also be disabled by writing 0 into registers 0x0440:0x0441. The Watchdog Mode configuration bit is used to configure if the expiration of the SyncManager Watchdog will have an immediate effect on the I/O signals (output reset immediately after watchdog timeout) or if the effect is delayed until the next output event (output reset with next output event). The latter case is especially relevant for Distributed Clock SYNC output events, because any output change will occur at the configured SYNC event. Immediate output reset after watchdog timeout is not available if OUTVALID mode set to watchdog trigger (0x0150[1]=1). For external watchdog implementations, the WD\_TRIG (watchdog trigger) signal can be used. A WD\_TRIG pulse is generated if the SyncManager Watchdog is triggered. In this case, the internal SyncManager Watchdog should be disabled. For devices without the WD\_TRIG signal, OUTVALID can be configured to reflect WD\_TRIG. #### 6.2.8 SOF SOF indicates the start of an Ethernet/EtherCAT frame. It is asserted shortly after RX\_DV=1 or EBUS SOF. Input data is sampled in the time interval between tsoF\_to\_DATA\_setup and tsoF\_to\_DATA\_setup after the SOF signal is asserted. #### 6.2.9 OUTVALID A pulse on the OUTVALID signal indicates an output event. If the output event is configured to be the end of a frame, OUTVALID is issued shortly after RX\_DV=0 or EBUS EOF, right after the CRC has been checked and the internal registers have taken their new values. OUTVALID is issued independent of actual output data values, i.e., it is issued even if the output data does not change. #### 6.2.10 Timing specifications Table 37: Digital I/O timing characteristics ET1200 | Parameter | Min | Max | Comment | |--------------------------------|--------|--------|--------------------------------------------------------------------------| | t <sub>DATA_setup</sub> | 8 ns | | Input data valid before LATCH_IN | | t <sub>DATA_hold</sub> | 4 ns | | Input data valid after LATCH_IN | | t <sub>latch_in</sub> | 8 ns | | LATCH_IN high time | | t <sub>SOF</sub> | 35 ns | 45 ns | SOF high time | | tsof_to_DATA_setup | | 1,2 μs | Input data valid after SOF, so that Inputs can be read in the same frame | | tsof_to_data_hold | 1,6 µs | | Input data invalid after SOF | | tinput_event_delay | 440 ns | | Time between consecutive input events | | toutvalid | 75 ns | 85 ns | OUTVALID high time | | tdata_to_outvalid | 65 ns | | Output data valid before OUTVALID | | twd_trig | 35 ns | 45 ns | WD_TRIG high time | | tdata_to_wd_trig | | 35 ns | Output data valid after WD_TRIG | | toE_EXT_to_DATA_invalid | - | - | Not applicable for ET1200 | | toutput_event_delay | 320 ns | | Time between consecutive output events | | t <sub>BIDIR_DATA_valid</sub> | 65 ns | | Bidirectional mode: I/O valid before OUTVALID | | tBIDIR_DATA_invalid | 65 ns | | Bidirectional mode: I/O invalid after OUTVALID | | t <sub>BIDIR_event_delay</sub> | 440 ns | | Bidirectional mode: time between consecutive input or output events | Figure 10: Digital Input: Input data sampled at SOF, I/O can be read in the same frame Figure 11: Digital Input: Input data sampled with LATCH\_IN Figure 12: Digital Output timing Figure 13: Bidirectional Mode timing #### 6.3 SPI Slave Interface #### 6.3.1 Interface An EtherCAT device with PDI type 0x05 is an SPI slave. The SPI has 5 signals: SPI\_CLK, SPI\_DI (MOSI), SPI DO (MISO), SPI SEL and SPI IRQ: Figure 14: SPI master and slave interconnection | Signal | Direct | ion | Description | Signal polarity | |-------------------|--------|------------------------------|---------------------------------|-------------------| | SPI_SEL | IN | $(master \to slave)$ | SPI chip select | Typical: act. low | | SPI_CLK | IN | $(master \to slave)$ | SPI clock | | | SPI_DI | IN | $(master \to slave)$ | SPI data MOSI | act. high | | SPI_DO | OUT | $(slave \rightarrow master)$ | SPI data MISO | act. high | | SPI_IRQ | OUT | $(slave \rightarrow master)$ | SPI interrupt | Typical: act. low | | EEPROM_LOADE<br>D | OUT | $(slave \to master)$ | PDI is active, EEPROM is loaded | act. high | Table 38: SPI signals ### 6.3.2 Configuration The SPI slave interface is selected with PDI type 0x05 in the PDI control register 0x0140. It supports different timing modes and configurable signal polarity for SPI\_SEL and SPI\_IRQ. The SPI configuration is located in register 0x0150. NOTE: The maximum SPI\_CLK frequency depends on the SPI mode (ET1200 only). #### 6.3.3 SPI access Each SPI access is separated into an address phase and a data phase. In the address phase, the SPI master transmits the first address to be accessed and the command. In the data phase, read data is presented by the SPI slave (read command) or write data is transmitted by the master (write command). The address phase consists of 2 or 3 bytes depending on the address mode. The number of data bytes for each access may range from 0 to N bytes. The slave internally increments the address for the following bytes after reading or writing the start address. The bits of both address/command and data are transmitted in byte groups. The master starts an SPI access by asserting SPI\_SEL and terminates it by taking back SPI\_SEL (polarity determined by configuration). While SPI\_SEL is asserted, the master has to cycle SPI\_CLK eight times for each byte transfer. In each clock cycle, both master and slave transmit one bit to the other side (full duplex). The relevant edges of SPI\_CLK for master and slave can be configured by selecting SPI mode and Data Out sample mode. The most significant bit of a byte is transmitted first, the least significant bit last, the byte order is low byte first. EtherCAT devices use Little Endian byte ordering. #### 6.3.4 Commands The command CMD0 in the second address/command byte may be READ, WRITE, NOP, or Address Extension. The command CMD1 in the third address/command byte may have the same values: | CMD[2] | CMD[1] | CMD[0] | Command | |--------|--------|--------|---------------------------------------------| | 0 | 0 | 0 | NOP (no operation) | | 0 | 0 | 1 | reserved | | 0 | 1 | 0 | Read | | 0 | 1 | 1 | reserved | | 1 | 0 | 0 | Write | | 1 | 0 | 1 | reserved | | 1 | 1 | 0 | Address Extension (3 address/command bytes) | | 1 | 1 | 1 | reserved | Table 39: SPI commands CMD0 and CMD1 #### 6.3.5 Address modes The SPI slave interface supports two address modes, 2 byte addressing and 3 byte addressing. With two byte addressing, the lower 13 address bits A[12:0] are selected by the SPI master, while the upper 3 bits A[15:13] are assumed to be 000b inside the SPI slave, thus only the first 8 Kbyte in the EtherCAT slave address space can be accessed. Three byte addressing is used for accessing the whole 64 Kbyte address space of an EtherCAT slave. | Byte | 2 Byte add | ress mode | 3 Byte address mode | | | |-------|---------------------|---------------------------------------|-----------------------------------|-----------------------------------------------------------------------------|--| | 0 | A[12:5] | address bits [12:5] | A[12:5] | address bits [12:5] | | | 1 | A[4:0]<br>CMD0[2:0] | address bits [4:0] read/write command | A[4:0]<br>CMD0[2:0] | address bits [4:0] 3 byte addressing: 110b | | | 2 | D0[7:0] | data byte 0 | A[15:13]<br>CMD1[2:0]<br>res[1:0] | address bits [15:13]<br>read/write command<br>two reserved bits, set to 00b | | | 3 | D1[7:0] | data byte 1 | D0[7:0] | data byte 0 | | | 4 ff. | D2[7:0] | data byte 2 | D1[7:0] | data byte 1 | | Table 40: Address modes # 6.3.6 Interrupt request register (AL Event register) During the address phase, the SPI slave transmits the PDI interrupt request registers 0x0220-0x0221 (2 byte address mode), and additionally register 0x0222 for 3 byte addressing on SPI\_DO (MISO): | | 2 B | yte addre | ess mode | 3 Byte address mode | | | |------|---------------------|------------------|-----------------------------------|-----------------------|------------------|-----------------------------------| | Byte | SPI_DI<br>(MOSI) | SPI_DO<br>(MISO) | | SPI_DI<br>(MOSI) | SPI_DO<br>(MISO) | | | 0 | A[12:5] | 10[7:0] | interrupt request register 0x0220 | A[12:5] | 10[7:0] | interrupt request register 0x0220 | | 1 | A[4:0]<br>CMD0[2:0] | I1[7:0] | interrupt request register 0x0221 | A[4:0]<br>CMD0[2:0] | I1[7:0] | interrupt request register 0x0221 | | 2 | (Data phase | ·) | | A[15:13]<br>CMD1[2:0] | I2[7:0] | interrupt request register 0x0222 | Table 41: Interrupt request register transmission #### 6.3.7 Write access In the data phase of a write access, the SPI master sends the write data bytes to the SPI slave (SPI\_DI/MOSI). The write access is terminated by taking back SPI\_SEL after the last byte. The SPI\_DO signal (MISO) is undetermined during the data phase of write accesses. #### 6.3.8 Read access In the data phase of a read access, the SPI slave sends the read data bytes to the SPI master (SPI\_DO/MISO). #### 6.3.8.1 Read Wait State Between the last address phase byte and the first data byte of a read access, the SPI master has to wait for the SPI slave to fetch the read data internally. Subsequent read data bytes are prefetched automatically, so no further wait states are necessary. The SPI master can choose between these possibilities: - The SPI master may either wait for the specified worst case internal read time t<sub>read</sub> after the last address/command byte and before the first clock cycle of the data phase. - The SPI master may use the BUSY signaling of the SPI slave to achieve faster read times. The SPI slave presents its state on SPI\_DO (MISO) after SPI\_DI (MOSI) is set high between address and data phase (Busy Out enable) until SPI\_DI is set to low (Busy Out enable is edge sensitive). While the SPI slave is busy, it will drive SPI\_DO high. Once it has finished, SPI\_DO is set to low and the master may start with the next clock cycle for the first read data byte. BUSY signaling is not available in SPI mode 0/2 with normal data out sample. #### 6.3.8.2 Read Termination The SPI\_DI signal (MOSI) is used for termination of the read access by the SPI master. For the last data byte, the SPI master has to set SPI\_DI to high (Read Termination byte = 0xFF), so the slave will not prefetch the next read data internally. If SPI\_DI is low during a data byte transfer, at least one more byte will be read by the master afterwards. # 6.3.9 SPI access errors and SPI status flag The following reasons for SPI access errors are detected by the SPI slave: - The number of clock cycles recognized while SPI\_SEL is asserted is not a multiple of 8 (incomplete bytes were transferred). - For a read access, the data phase was not terminated by setting SPI\_DI to high for the last byte. - For a read access, additional bytes were read after termination of the access. A wrong SPI access will have these consequences: - Registers will not accept write data (nevertheless, RAM will be written). - Special functions are not executed (e.g., SyncManager buffer switching). - A status flag will indicate the error until the next access (not for SPI mode 0/2 with normal data out sample) A status flag, which indicates if the last access had an error, is available in any mode except for SPI mode 0/2. The status flag is presented on SPI\_DO (MISO) after the slave is selected (SPI\_SEL) and until the first clock cycle occurs. So the status can be read either between two accesses by assertion of SPI\_SEL without clocking, or at the beginning of an access just before the first clock cycle. The status flag will be high for a good access, and low for a wrong access. # 6.3.10 EEPROM\_LOADED The EEPROM\_LOADED signal indicates that the SPI Interface is operational. Attach a pull-down resistor for proper function, since the PDI pin will not be driven until the EEPROM is loaded. # 6.3.11 Timing specifications Table 42: SPI timing characteristics ET1200 | Parameter | Min | Max | Comment | |--------------------------------|---------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | tclk | a) 50 ns<br>b) 166,7 ns | | SPI_CLK frequency a) SPI mode 1/3 with Normal Data Out Sample or SPI mode 0/1/2/3 with Late Data Out Sample (fclk≤ 20 MHz) b) SPI mode 0/2 with Normal Data Out Sample (fclk≤ 6 MHz) b) SPI mode 0/2 with Normal Data Out | | | c) 66,7 ns | | Sample and Address Extension (f <sub>CLK</sub> ≤ 15 MHz) | | t <sub>SEL_to_CLK</sub> | 7 ns | | First SPI_CLK cycle after SPI_SEL asserted | | tclk_to_sel | a)5 ns<br>b) t <sub>CLK</sub> /2+5 ns | | De-assertion of SPI_SEL after last<br>SPI_CLK cycle<br>a) SPI mode 0/2, SPI mode 1/3 with<br>normal data out sample<br>b) SPI mode 1/3 with late data out sample | | t <sub>read</sub> | a) 240 ns<br>b) 0 ns | | Only for read access between address/command and first data byte. Can be ignored if BUSY or Wait State Bytes are used. a) SPI mode 1/3, or SPI mode 0/2 with Late Data Out Sample b) SPI mode 0/2 with Normal Data Out Sample | | t <sub>CO_to_BUSY_OE</sub> | t <sub>CLK</sub> | | BUSY OUT Enable assertion after sample time of last command bit C0. | | tBUSY_valid | | 15 ns | BUSY valid after BUSY OUT Enable | | tsel_to_DO_valid | | 15 ns | Status/Interrupt Byte 0 bit 7 valid after SPI_SEL asserted | | tsel_to_do_invalid | 0 ns | | Status/Interrupt Byte 0 bit 7 invalid after SPI_SEL de-asserted | | tstatus_valid | 12 ns | | Time until status of last access is valid.<br>Can be ignored if status is not used. | | taccess_delay | a) 15 ns<br>b) 240 ns | | Delay between SPI accesses a) typical b) If last access was shorter than 2 bytes, otherwise Interrupt Request Register value I0_[7:0] will not be valid. | | t <sub>DI_setup</sub> | 8 ns | | SPI_DI valid before SPI_CLK edge | | t <sub>DI_hold</sub> | 3 ns | | SPI_DI valid after SPI_CLK edge | | t <sub>CLK_to_DO_valid</sub> | | 15 ns | SPI_DO valid after SPI_CLK edge | | t <sub>CLK_to_DO_invalid</sub> | 0 ns | | SPI_DO invalid after SPI_CLK edge | | teeprom_loaded_to_acce | 300 ns | | Time between EEPROM_LOADED and first access | | tIRQ_delay | 160 ns | 3 | Internal delay between AL event and SPI_IRQ output to enable correct reading of the interrupt registers. | **BUSY OUT** Enable **BUSY** Comment **Symbol** A15..A0 Address bits [15:0] D0\_7..D0\_0 Data bits byte 0 [7:0] Data bits byte 1 [7:0] D1\_7..D1\_0 10\_7..10\_0 Interrupt request register 0x0220 [7:0] I1\_7..I1\_0 Interrupt request register 0x0221 [7:0] 12\_7..12\_0 Interrupt request register 0x0222 [7:0] C0 2..C0 0 Command 0 [2:0] C1\_2..C1\_0 Command 1 [2:0] (3 byte addressing) Status 0: last SPI access had errors 1: last SPI access was correct 0: No Busy output, tread is relevant 1: Busy output on SPI\_DO (edge sensitive) 0: SPI slave has finished reading first byte1: SPI slave is busy reading first byte Table 43: Read/Write timing diagram symbols Figure 15: Basic SPI\_DI/SPI\_DO timing (\*refer to timing diagram for relevant edges of SPI\_CLK) Ether CAT.→ Slave Controller – ET1200 Hardware Description Figure 17: SPI write access (2 byte addressing, 1 byte write data) Figure 18: SPI write access (3 byte addressing, 1 byte write data) # 7 Distributed Clocks SYNC/LATCH Signals For details about the Distributed Clocks refer to Section I. # 7.1 Signals The Distributed Clocks unit of the ET1200 has the following external signals (depending on the ESC configuration): Figure 19: Distributed Clocks signals **Table 44: Distributed Clocks signals** | Signal | Direction | Description | |-----------------|-----------|----------------------------------------------------------------------------------------------------| | SYNC/LATCH[1:0] | OUT/IN | SyncSignal (OUT) or LatchSignal (IN), direction bitwise configurable via register 0x0151 / EEPROM. | NOTE: SYNC/LATCH signals are not driven (high impedance) until the EEPROM is loaded. # 7.2 Timing specifications Table 45: DC SYNC/LATCH timing characteristics ET1200 | Parameter | Min | Max | Comment | |--------------------|-------|-------|----------------------------------------------------------------------| | tdc_latch | 15 ns | | Time between Latch0/1 events | | tDC_SYNC_Jitter | | 15 ns | SYNC0/1 output jitter | | tDC_SYNC_Pulse_IRQ | 40 ns | | Pulse length for SYNC0/1 if used as PDI interrupt in continuous mode | Figure 20: LatchSignal timing Figure 21: SyncSignal timing # 8 SII EEPROM Interface (I<sup>2</sup>C) For details about the ESC SII EEPROM Interface refer to Section I. The SII EEPROM Interface is intended to be a point-to-point interface between ET1200 and I<sup>2</sup>C EEPROM. If other I<sup>2</sup>C masters are required to access the I<sup>2</sup>C bus, the ET1200 must be held in reset state (e.g. for in-circuit-programming of the EEPROM), otherwise access collisions will be detected by the ET1200. ### 8.1 Signals The EEPROM interface of the ET1200 has the following signals: Figure 22: I<sup>2</sup>C EEPROM signals Table 46: I<sup>2</sup>C EEPROM signals | Signal | Direction | Description | |-------------|-----------|---------------------------| | EEPROM_CLK | OUT | I <sup>2</sup> C clock | | EEPROM_DATA | BIDIR | I <sup>2</sup> C data | | EEPROM_SIZE | IN | EEPROM size configuration | The pull-up resistors for EEPROM\_CLK and EEPROM\_DATA are integrated into the ET1200. EEPROM\_CLK must not be held low externally, because the ET1200 will detect this as an error. #### 8.2 Timing specifications **Table 47: EEPROM timing characteristics** | Parameter | Typical | | Comment | |--------------------|-----------------------------|-----------------------------|--------------------------------------------------------------------------| | rarameter | 1 Kbit-16 Kbit | 32 Kbit-4 Mbit | Comment | | tcik | ~ 6.7 | 72 µs | EEPROM clock period (f <sub>Clk</sub> ≈ 150 kHz) | | twrite | ~ 250 us | ~ 310 µs | Write access time (without errors) | | tRead | a) ~ 680 µs<br>b) ~ 1.16 ms | a) ~ 740 µs<br>b) ~ 1.22 ms | Read access time (without errors): a) 4 words b) configuration (8 Words) | | t <sub>Delay</sub> | ~ 168 ms | | Time until configuration loading begins after Reset is gone | ### 9 Example Schematics # 9.1 Clock Adoption The layout of the clock source has the biggest influence on EMC/EMI of a system design. Although a clock frequency of 25 MHz requires not extensive design efforts, the following rules shall help to improve system performance: - Keep clock source and ESC as close as possible close together. - Ground Layer should be seamless in this area. - Power supply should be of low impedance for clock source and ESC clock supply. - Capacitors shall be used as recommended by the clock source component. - Capacities between clock source and ESC clock supply should be in the same size (values depend upon geometrical form of board). The initial accuracy of the ET1200 clock source has to be 25ppm or better. Figure 23: Quartz crystal connection NOTE: The value of the load capacitors depends on the load capacitance of the crystal, the pin capacitance $C_{OSC}$ of the ESC pins and the board design (typical 12pF each if $C_L = 10pF$ ). Figure 24: Quartz crystal Clock source for ET1200 and Ethernet PHYs Figure 25: Oscillator clock source for ET1200 and Ethernet PHYs # 9.2 Power supply Figure 26: ET1200 power supply Recommendation for voltage stabilization capacitors: 220pF and 100nF ceramic capacitors for each power pin pair, additional 10 $\mu$ F tantalum electrolytic capacitor for V<sub>CC</sub>, V<sub>CC</sub> I/O, and V<sub>CC</sub> Core/V<sub>CC</sub> PLL, i.e., a total of three 10 $\mu$ F capacitors. GND, GND<sub>I/O</sub>, GND<sub>Core</sub>, and GND<sub>PLL</sub> can be connected to a single GND potential. The internal LDOs are self-deactivating if the actual $V_{\text{CCI/O}}$ or VCC $_{\text{Core}}/V_{\text{CC PLL}}$ voltage is higher than the respective nominal LDO output voltage. # 9.3 Dual purpose configuration input/LED output pins Figure 27: Dual purpose configuration input/LED output pins # 9.4 PHY Connection Refer to chapter 3.7.1 for more information on special markings (!). Take care of proper configuration of TX Shift and PHY addresses. Figure 28: PHY Connection #### 9.5 LVDS termination The LVDS termination with an impedance of 100 $\Omega$ is typically achieved by a resistor R<sub>L</sub>=100 $\Omega$ . It is only necessary for EBUS ports and should be placed adjacent to the EBUS\_RX inputs. Figure 29: LVDS termination # 9.6 RBIAS resistor The LVDS RBIAS resistor should have a value of $R_{BIAS}=11 \text{ k}\Omega$ . Figure 30: RBIAS resistor ### 9.7 Reset Logic Figure 31: Reset Logic # 10 Electrical Specifications and Timings # 10.1 Absolute Maximum Ratings **Table 48: Absolute Maximum Ratings** | Symbol | Parameter | Condition | Min | Max | Units | |---------------------|----------------------------------------------|------------------------------------------------------------------------------------|------|-----|-------| | Vcc-Vss | Supply voltage for internal LDO | | -0.3 | 5.5 | V | | Icc | Supply current | Internal LDOs used for $V_{\text{CC I/O}}$ and $V_{\text{CC Core}}$ | | 110 | mA | | Icc I/O | Supply current | $V_{\text{CC I/O}}$ sourced externally, LDO used for $V_{\text{CC Core}}$ | | 60 | mA | | ICC Core | Supply current | Vcc I/O and Vcc core sourced externally | | 100 | mA | | VESC | ESD protection | Human body model, according to MIL-STD-883E-3015.7 Class 1 | 2 | | kV | | I <sub>DC_ESD</sub> | Permanent current into ESD protection diodes | Only in case of forward biased ESD diodes. Input voltage above Vcci/o or below Vss | | 2 | mA | NOTE: Supply current does not include output driver current for PDIs and LEDs. #### 10.2 Electrical Characteristics **Table 49: Operating Conditions** | Symbol | Parameter | Min | Тур | Max | Units | |--------------|-----------------------------|------|-----|------|-------| | Vcc | Power supply | 3.0 | 5.0 | 5.5 | V | | Vcc I/O | I/O power supply | 3.0 | 3.3 | 5.5 | V | | Vcc Core | Logic power supply | 2.25 | 2.5 | 2.75 | V | | VCC PLL | PLL power supply | 2.25 | 2.5 | 2.75 | V | | VCC I/O Ext | External I/O power supply | 3.3 | 3.3 | 5.5 | V | | VCC Core Ext | External logic power supply | 2.5 | 2.5 | 2.75 | V | | VCC PLL Ext | External PLL power supply | 2.5 | 2.5 | 2.75 | V | | $g_{A}$ | Ambient temperature | -40 | | 85 | °C | **Table 50: DC Characteristics** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------|-----------------------------------------------------------|---------------------------------------------------------|------------------|------------------|------------------|-------| | Vcc I/O LDO | Internal LDO output voltage V <sub>CC I/O</sub> | | | 3.2 | | V | | VCC Core LDO | Internal LDO output voltage VCC Core/VCC PLL | | | 2.4 | | V | | V <sub>Reset I/O</sub> | Reset threshold for V <sub>CC I/O</sub> | | | 2.8 | | V | | V <sub>Reset</sub> Core | Reset threshold for Vcc core | | | 1.6 | | V | | VIL | Input Low voltage (not OSC_IN) | | | | 0.7 | V | | VIH | Input High voltage (not OSC_IN) | a) Vcc I/O=3.3V<br>b) Vcc I/O=5V | 2.0 | | a) 3.6<br>b) 5.5 | V | | VIT OSC_IN | Input threshold voltage OSC_IN (no Schmitt trigger) | a) Vcc I/O=3.3V<br>b) Vcc I/O=5V | a) 1.4<br>b) 2.2 | a) 1.6<br>b) 2.5 | a) 1.8<br>b) 2.8 | V | | $V_{OL}$ | Output Low voltage | | | | 0.4 | V | | V <sub>OH</sub> | Output High voltage | | 2.4 | | | V | | $V_{OD}$ | LVDS differential output voltage | | 245 | 350 | 455 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between 1 and 0 | R <sub>L</sub> =100 Ω | | | ±50 | mV | | Voc | LVSDS common mode output voltage | $R_{\text{BIAS}}=11 \text{ k}\Omega$ | 1.125 | 1.25 | 1.375 | V | | $\Delta V_{OC}$ | Change in Voc between 1 and 0 | | | | ±50 | mV | | $V_{\text{ID}}$ | LVDS differential input voltage | | 100 | | | mV | | V <sub>IC</sub> | LVDS input voltage range | | 0 | | 2.4 | V | | Іон | Output High current | | | | 4 | mA | | I <sub>OL</sub> | Output Low current | | | | -3 | mA | | I <sub>IL</sub> | Input leakage current (without internal PU/PD) | | | | ±10 | μA | | loL | Output leakage current (tristate, without internal PU/PD) | | | | ±10 | μA | | R <sub>PU</sub> | Internal pull-up resistor | | 1.6 | 3.3 | 7 | kΩ | | Rwpu | Weak internal pull-up resistor | <ul><li>a) Vcc I/O=3.3V</li><li>b) Vcc I/O=5V</li></ul> | a) 75<br>b) 50 | a) 110<br>b) 70 | a) 190<br>b) 120 | kΩ | | RWPD | Weak internal pull-down resistor | a) Vcc I/O=3.3V<br>b) Vcc I/O=5V | a) 60<br>b) 40 | a) 95<br>b) 60 | a) 180<br>b) 110 | kΩ | | R <sub>LI+</sub> | Internal LVDS input pull-down resistor at EBUS_RX+ pins | | 15 | 27 | 45 | kΩ | | R <sub>LI</sub> - | Internal LVDS input pull-up resistor at EBUS_RX- pins | | 15 | 27 | 45 | kΩ | | R <sub>BIAS</sub> | External LVDS BIAS resistor | | | 11 | | kΩ | | RL | LVDS RX load resistor | | | 100 | | Ω | | Cosc | OSC_IN/OSC_OUT pin capacitance | | | 1.2 | | pF | NOTE: $R_{WPU}/R_{WPD}$ cannot be used externally, their full effectiveness appears only inside the ET1200 (realized as transistors). NOTE: Input and output characteristics without special indication apply to all non-LVDS I/O signals. Table 51: DC Characteristics (Supply current) | Configuration | External supply voltage | | | Supply current (typical) | | | | |---------------------|-------------------------|---------------------|----------------------|--------------------------|---------------------|----------------------|--| | Configuration | V <sub>cc</sub> | V <sub>CC I/O</sub> | V <sub>CC Core</sub> | Icc | I <sub>CC I/O</sub> | I <sub>CC Core</sub> | | | 2 EBUS ports | 3.3V | 3.3V | Int. LDO | 70 mA | 17 mA | - | | | | 5V | Int. LDO | Int. LDO | 87 mA | - | - | | | | 5V | 5V | Int. LDO | 72 mA | 36 mA | - | | | | 3.3V | 3.3V | 2.5V | 1 mA | 17 mA | 75 mA | | | | 5V | Int. LDO | 2.5V | 16 mA | - | 75 mA | | | | 5V | 5V | 2.5V | 1 mA | 40 mA | 75 mA | | | 3 EBUS ports | 3.3V | 3.3V | Int. LDO | 74 mA | 24 mA | - | | | | 5V | Int. LDO | Int. LDO | 97 mA | - | - | | | | 5V | 5V | Int. LDO | 76 mA | 43 mA | - | | | | 3.3V | 3.3V | 2.5V | 1 mA | 24 mA | 79 mA | | | | 5V | Int. LDO | 2.5V | 23 mA | - | 79 mA | | | | 5V | 5V | 2.5V | 1 mA | 43 mA | 79 mA | | | 1 EBUS port, 1 MII | 3.3V | 3.3V | Int. LDO | 68 mA | 10 mA | - | | | port | 5V | Int. LDO | Int. LDO | 78 mA | - | - | | | | 5V | 5V | Int. LDO | 69 mA | 25 mA | - | | | | 3.3V | 3.3V | 2.5V | 1 mA | 10 mA | 72 mA | | | | 5V | Int. LDO | 2.5V | 10 mA | - | 72 mA | | | | 5V | 5V | 2.5V | 1 mA | 26 mA | 72 mA | | | 2 EBUS ports, 1 MII | 3.3V | 3.3V | Int. LDO | 71 mA | 18 mA | - | | | port | 5V | Int. LDO | Int. LDO | 89 mA | - | - | | | | 5V | 5V | Int. LDO | 73 mA | 34 mA | - | | | | 3.3V | 3.3V | 2.5V | 1 mA | 18 mA | 76 mA | | | | 5V | Int. LDO | 2.5V | 17 mA | - | 76 mA | | | | 5V | 5V | 2.5V | 1 mA | 37 mA | 76 mA | | NOTE: Int. LDO means internal LDO is used, otherwise power is supplied externally. Supply current does not include output driver current for PDIs and LEDs. **Table 52: AC Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | |-------------------------|-------------------------------------------------------------------------------------|------|-----------------|-----|-------| | f <sub>CLK25</sub> | Clock source (OSC_IN) with initial accuracy | 25 N | 25 MHz ± 25 ppm | | | | tclk250UT | CLK25OUT rising edge after OSC_IN rising edge | | 22 | | ns | | t <sub>TX_delay</sub> | TX_ENA/TX_D[3:0] edge (TX-Shift = 00) after rising edge of a) OSC_IN b) CLK25OUT | | a) 4<br>b) 22 | | ns | | tcpu_clk | CPU_CLK (25 MHz) rising edge after OSC_IN rising edge | | 4 | | | | tPOR_Sample | POR value sample time after power good | | 84 | | ms | | tDriver_Enable | Output drivers enabled after POR values sampled (not PDI and not Sync/LatchSignals) | | 80 | | ns | | t <sub>Reset_In</sub> | External reset input time | 50 | | | ns | | t <sub>Reset_Out</sub> | ET1200 Reset output time | 80 | 84 | | ms | | t <sub>Reset_Func</sub> | ET1200 functional after RESET signal high (EEPROM not loaded, PDI not functional) | | | 50 | μs | | <b>t</b> Startup | Startup time (PDI operational after power good, without SII loading error) | | | 340 | ms | The AC characteristics of the PDIs, Distributed Clocks, SII EEPROM I<sup>2</sup>C interface, and MII interface can be found in their respective chapters. NOTE: External clock source (quartz oscillator) is assumed to be operational at Power-good time. Otherwise tpor\_sampe is delayed. **Table 53: Forwarding Delays** | Symbol | Parameter | Min | Average | Max | Units | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|-------| | t <sub>Diff</sub> | Average difference processing delay minus forwarding delay (without RX FIFO jitter) between any two ports | | 20 | | ns | | tee | EBUS port to EBUS port delay (FIFO size 7): a) Through ECAT Processing Unit (processing), Low Jitter off b) Alongside ECAT Processing Unit (forwarding), Low Jitter off c) Through ECAT Processing Unit (processing), Low Jitter on d) Alongside ECAT Processing Unit (forwarding), Low Jitter on | a) 140<br>b) 120<br>c) 150<br>d) 130 | a) 150<br>b) 130<br>c) 155<br>d) 135 | a) 160<br>b) 140<br>c) 160<br>d) 140 | ns | | tem | EBUS port to MII port delay (FIFO size 7): a) Through ECAT Processing Unit (processing) b) Alongside ECAT Processing Unit (forwarding) | a) 145<br>b) 125 | a) 170<br>b) 150 | a) 195<br>b) 175 | ns | | t <sub>ME</sub> | MII port to EBUS port delay (FIFO size 7): a) Through ECAT Processing Unit (processing), Low Jitter off b) Alongside ECAT Processing Unit (forwarding), Low Jitter off c) Through ECAT Processing Unit (processing), Low Jitter on d) Alongside ECAT Processing Unit (forwarding), Low Jitter on | a) 255<br>b) 235<br>c) 265<br>d) 245 | a) 280<br>b) 260<br>c) 290<br>d) 270 | a) 305<br>b) 285<br>c) 315<br>d) 295 | ns | | tмм | MII port to MII port delay (FIFO size 7, TX Shift=00): Through ECAT Processing Unit (processing) | 280 | 305 | 335 | ns | NOTE: Average timings are used for DC calculations. # 11 Mechanical Specifications # 11.1 Package Information A 48 pin QFN package is used for the ET1200. The ET1200 is RoHS compliant. The plating material of the leads is 100% Sn. Figure 33: Package Outline | | SYMBOLS | MIN. | NOM. | MAX. | | | |-----------|---------|-----------|------------|--------------|--|--| | | А | 0.80 | 0.90 | 1.00 | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | $\Lambda$ | A2 | | 0.65 REF. | | | | | | A3 | | 0.203 REF. | , | | | | | b | 0.18 | 0.25 | 0.30 | | | | | С | 0.24 | 0.42 | 0.60 | | | | | D | 7.00 BSC. | | | | | | | D1 | | 6.75 BSC. | | | | | | E | | 7.00 BSC. | | | | | | E1 | | 6.75 BSC. | | | | | | е | | 0.50 BSC. | | | | | | 7 | | | | | | | | K | | | | | | | | L | 0.30 | 0.40 | 0.50 | | | | | | | | INIT : cases | | | UNIT : mm Figure 34: Dimensions #### NOTES: - 1. JEDEC : MO-220-J. - DIE THICKNESS ALLOWABLE IS 0.305mm MAXIMUM (0.012 INCHES MAXIMUM). - ⚠ DIMENSION APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.2 AND 0.25mm FROM TERMINAL TIP. - ⚠ THE PIN #1 IDENTIFIER MUST BE PLACED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY. - A EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL. - ⚠ APPLIED FOR EXPOSED PAD AND TERMINALS. EXCLUDE EMBEDDING PART OF EXPOSED PAD FROM MEASURING. - APPLIED ONLY TO TERMINALS. - A EXACT SHAPE OF EACH CORNER IS OPTIONAL. Figure 35: Notes The chip label contains the date code (X=stepping, YY=year, WW=week, optional: LLL...= lot ID). Figure 36: Chip Label # 11.2 Moisture Sensitivity and Storage The ET1200 is shipped in a sealed moisture barrier bag (dry-pack). There is a "caution" label on the dry-pack which contains all necessary information required for handling the devices. Refer to the JEDEC standards J-STD-020 and J-STD-033 for more details (http://www.jedec.org). The information on the dry-pack takes precedence over information in this chapter. The moisture sensitivity level of the ET1200 is MSL 3. The maximum shelf-life of the ET1200 packed in a dry-pack is one year after bag seal date. If the ET1200 is stored longer than one year, drying (baking) is required before soldering. Drying and re-packaging can have negative effects on solderability and conducting surfaces. To minimize issues, the following steps should be taken: - Visual inspection of the ET1200 devices - solderability tests with some samples of the ET1200 - final test of the product using the ET1200 with focus on the ET1200 connections **Table 54: Absolute Maximum Storage Conditions** | Symbol | Parameter | Min | Max | Units | |--------------------|---------------------|-----|-----|-------| | ${\cal G}$ Storage | Storage temperature | -65 | 150 | °C | # 11.3 Soldering Profile The following soldering profile is a maximum soldering profile. For the actual soldering profile many factors have to be taken into consideration, e.g., solder paste characteristics, the PCB, other components, materials, and process type. An example soldering profile is shown below. Figure 37: Maximum Soldering Profile Figure 38: Example Soldering Profiles **Table 55: Example Soldering Profile** | Symbol | Parameter | Example | Abs. Max. | Units | |----------------------------|----------------------------------------|---------|-----------|-------| | $g_{\scriptscriptstyle L}$ | Liquidus temperature | 218 | | °C | | t∟ | Time above $ \mathcal{G}_{ L} (TAL) $ | 45 | | S | | $g_{P}$ | Peak temperature | 240 | 260 | °C | | t₽ | Time at $\mathcal{G}_{P}$ | 10 | 12 | S | | $N_{R}$ | Number of reflow cycles | 1 | 3 | | # 11.4 Ordering codes The ordering codes for the ET1200 devices are composed like this: ET1200-0000-NNNN The code part NNNN identifies the size of the packing unit. Do not confuse the ordering codes with the stepping code ET1200-0000. You will always get the latest stepping while the ordering codes are unchanged. # 12 Appendix # 12.1 Support and Service Beckhoff and our partners around the world offer comprehensive support and service, making available fast and competent assistance with all questions related to Beckhoff products and system solutions. ### 12.1.1 Beckhoff's branch offices and representatives Please contact your Beckhoff branch office or representative for local support and service on Beckhoff products! The addresses of Beckhoff's branch offices and representatives round the world can be found on her internet pages: <a href="http://www.beckhoff.com">http://www.beckhoff.com</a> You will also find further documentation for Beckhoff components there. #### 12.2 Beckhoff Headquarters Beckhoff Automation GmbH Eiserstr. 5 33415 Verl Germany Phone: +49 (0) 5246 963-0 Fax: +49 (0) 5246 963-198 E-mail: info@beckhoff.com Web: www.beckhoff.com #### **Beckhoff Support** Support offers you comprehensive technical assistance, helping you not only with the application of individual Beckhoff products, but also with other, wide-ranging services: - world-wide support - design, programming and commissioning of complex automation systems - and extensive training program for Beckhoff system components Hotline: +49 (0) 5246 963-157 Fax: +49 (0) 5246 963-9157 E-mail: support@beckhoff.com #### **Beckhoff Service** The Beckhoff Service Center supports you in all matters of after-sales service: - on-site service - repair service - spare parts service - hotline service Hotline: +49 (0) 5246 963-460 Fax: +49 (0) 5246 963-479 E-mail: service@beckhoff.com