# HA166024FP ## **Pre Amplifier for Hard Disk Drive** The HA166024FP is a 2-channel read and write circuit with very low noise amplifier for small hard disk drives. #### **Functions** - Read amplifier circuit - Write driver circuit - Write unsafe detection circuit - · Write current source circuit #### **Features** - Single power supply +5 V - Low Noise ≤ 1 nV/√Hz - The HA166024FP incorporates a standby function and realizes low power consumption in the idle mode (5.5 mW typ). - Read amplifier has high differential voltage gain of 200 typ. - Emitter followered read amplifier outputs - · Adjustable write current with an external resistor - Supply voltage monitor circuit inhibit miss writing at the lower supply voltage. - TTL compatible interface - I/O pin separated pin arrangement ## Pin Arrangement # **Pin Description** | Symbol | Name | Description | | | | | |-----------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | RDX | Read amplifier | Differential output pins for the read amp | | | | | | RDY | output | The signal read out from the head coil is amplified and provided on these pins. | | | | | | R/W | R/W switch | Mode select switch for changing over the bias condition of the head coil | | | | | | | | A low level selects the write mode, while a high level selects the read mode. | | | | | | CD | Chip disable | Circuits go into the standby state and low power consumption state when this pin set to high. | | | | | | VCT | Center tap | Center tap voltage output pin for the head coil | | | | | | | voltage output | Current corresponding to the write current flows out from this pin in the write mode. | | | | | | HS0<br>HS1 | Head select 0<br>Head select 1 | Input pins for head select signals. The combination of these signals selects each one head. | | | | | | | | Compare with head select table. | | | | | | H0X, H0Y | Head 0X, 0Y | There pins are connected to the R/W head coil of channel 0. | | | | | | H1X, H1Y | Head 1X, 1Y | There pins are connected to the R/W head coil of channel 1. | | | | | | WC | Write Current setting | Write current setting pin. The write current is defined as the equation (1) by connecting the external resistance R <sub>WC</sub> between this pin and GND. | | | | | | | | WRITE CURRENT = K/R <sub>WC</sub> [A] (1) | | | | | | <b>W</b> DI | Write data input | Write data input pin. The signal is divided through the F/F circuit in the IC, and drives the write driver. | | | | | | <b>W</b> US | Write unsafe | A high level output indicates the unsafe writing conditions. | | | | | | | detection output | Unsafe conditions are show as follows, at head pins | | | | | | | | <ol> <li>Short circuit to ground</li> <li>Open</li> </ol> | | | | | | | | Others | | | | | | | | 3. Center tap open | | | | | | | | Extremely low WDI input frequency | | | | | | | | <ol> <li>No write current flow</li> <li>All the combinations of the above conditions</li> </ol> | | | | | | | | 7. In the read mode | | | | | | | | 8. Chip unselected | | | | | | V <sub>CC</sub> | 5 V | 5 V Power supply | | | | | | GND | Ground | GND pins | | | | | ## **Block Diagram** **Absolute Maximum Ratings** ( $Ta = 25^{\circ}C$ ) | Item | Symbol | Rating | Unit | Application terminal | |--------------------------|------------------|-----------------|-----------|------------------------| | Supply voltage | V5 | -0.3 to 6.0 | ٧ | V <sub>CC</sub> | | Write current | $I_{\mathbf{W}}$ | 60 | mA | | | Interface input voltage | Vin | -0.3 to V5 +0.3 | V | HS0, HS1, WDI, R/W, CD | | WUS voltage | $V_{WUS}$ | 7.0 | V | WUS | | WUS Output current | l <sub>wus</sub> | 12 | mA | WUS | | Center tap ouput current | lco | -60 | mA | VCT | | Read data output current | Iro | <b>–</b> 10 | mA | RDX, RDY | | Head voltage swing | Vh | 5.6 | $V_{p-p}$ | Note: | | Operating temperature | Topr | 0 to +70 | °C | | | Storage temperature | Tstg | -55 to +125 | °C | | Note: H0X, H0Y to H1X, H1Y. # **Power Supply** (Ta = $25^{\circ}$ C) | Item | Symbol | Min | Тур | Max | Unit | Test Conditions | |----------------------|-----------------|------|---------------------|---------------------|------------|------------------------------------------| | Supply voltage range | V <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | +5 V Supply current | 15 | _ | 30 | 37 | m <b>A</b> | Read mode<br>V <sub>CC</sub> = 5.25 V | | | | | 33 + I <sub>W</sub> | 43 + I <sub>W</sub> | _ | Write mode<br>V <sub>CC</sub> = 5.25 V | | | | | 1.0 | 1.4 | | Standby mode<br>V <sub>CC</sub> = 5.25 V | # Electrical Characteristics ( $V_{CC} = 5 \text{ V}$ , $Ta = 25^{\circ}C$ Unless otherwise specified) ## Digital Input | Item | Symbol | Min | Тур | Max | Unit | Test Conditions | |----------------------------------|-----------------|------------------|-----|-----------------------|------|----------------------------------------------------------| | Low level input voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | ٧ | | | Low level input current | I <sub>IL</sub> | <del>-4</del> 00 | | _ | μА | V <sub>IL</sub> = 0.8 V, (WDI in apply) | | | | -100 | | | | V <sub>IL</sub> = 0.8 V, (HS0, HS1,<br>CD, R/W in apply) | | High level input voltage | V <sub>IH</sub> | 2.0 | - | V <sub>CC</sub> + 0.3 | ٧ | | | High level input current | I <sub>IH</sub> | _ | - | 100 | μА | V <sub>IH</sub> = 2.0 V | | Read/Write transition time | Trw | | | 600 | ns | R/W to 90% VCT write voltage | | Write/Read transition time | Twr | - | | 1 | μs | R/W to 90% VCT read voltage | | Head select switching delay time | Ths | - | | 600 | ns | Read or write mode | | Chip disable transition | Tir <b>w</b> | _ | | 15 | μs | R/W to Idle or Idle to<br>R/W (VCT) | ## **Write Faults Detection** | Item | Symbol | Min | Тур | Max | Unit | Test Conditions | |---------------------------|-----------------|-----|-----|-----|------|-------------------------| | Low level US voltage | V <sub>OL</sub> | _ | _ | 0.5 | ٧ | I <sub>OL</sub> = 8 mA | | High level US current | I <sub>OH</sub> | | | 100 | μΑ | V <sub>OH</sub> = 5.0 V | | Unsafe to safe delay time | $Td_2$ | | | 1.0 | μs | | | Safe to unsafe delay time | Td <sub>1</sub> | 1.0 | _ | 8.0 | | | ## **Head Select • Table** ## **Mode Select • Table** | HS1 | HS0 | Head Select | CD | R/W | Mode | |-----|-----|-------------|----|-----|---------| | L | L | 0 | L | L | Write | | | Н | 1 | | Н | Read | | Н | L | 2 | Н | L | Standby | | | Н | 3 | | Н | | ## **Read Amplifier** | Item | Symbol | Min | Тур | Max | Unit | Test Conditions | |------------------------------|----------------|------|------------|------|--------|-------------------------------------------------------------------------------------------------| | Differential voltage<br>gain | Avd | 170 | 200 | 230 | V/V | f = 300 kHz | | Band width (-3 dB) | B <sub>W</sub> | 40 | _ | _ | MHz | | | Input noise voltage | Vn | _ | _ | 1.0 | nV/√Hz | f≤15 MHz,<br>Input short | | Input bias current | lb | _ | 36 | 80 | μА | Read mode | | Common mode rejection | CMRR | 50 | _ | _ | dB | Vin(cm) = VCT + 100 mVpp,<br>0.0 VDC, f = 5 MHz | | Power supply rejection ratio | PSRR | 45 | _ | | | V <sub>CC</sub> ±100 mVpp,<br>f = 5 MHz | | Channel separation | Sep | 55 | _ | | | Vin = 100 mVpp, f = 5 MHz on<br>unselected channels and<br>Vin = 0 mVpp on selected<br>channels | | Output offset voltage | Vo | -300 | _ | 300 | mV | Input short | | Differential input impedance | Rin | _ | 2.3 | _ | kΩ | f = 300 kHz | | | | | 1.3 | | | f = 5 MHz | | Common mode output voltage | Vocm | 3.15 | 3.45 | 3.75 | V | | | Output source current | | _ | <b>-</b> 5 | _ | mA | | | Output sink current | los | 1.9 | 2.5 | _ | | | ## Write Driver | Item | Symbol | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------|--------------------|------|------|------|------|-----------------------------------------------------| | Write current setting range | l <sub>w</sub> | 10 | _ | 50 | mA | l <sub>W</sub> •Lhead > 200 mA •μH | | Head current rise time | Thex | _ | | 20 | ns | Lh = 0 $\mu$ H, Rh = 0 $\Omega$ , 10% to 90% point | | Head current switching delay time | Td <sub>3</sub> | | | 25 | _ | Rh = 0 $\Omega$ , Lh = 0 $\mu$ H,<br>From 50% point | | Head current switching symmetry | Td₄ | | | 2 | | WDI duty = 50%,<br>rise/fall time = 1 ns | | WDI minimum input frequency | Fw | 1 | | _ | MHz | WUS = LOW | | Head current gain | lh/l <sub>WC</sub> | _ | 25 | _ | | Head current/lwc | | VCT output voltage | VCT | 1.85 | 2.1 | 2.4 | V | Read mode lb = -80 μA | | | | 4.3 | 4.6 | 4.97 | _ | Write mode lwc = -45 mA | | Write current accuracy 1 | lh1 | 9.3 | 10 | 10.7 | mA | Rwc1 = $2.7 \text{ k}\Omega$ | | Write current accuracy 2 | lh2 | 27.9 | 30.0 | 32.1 | = | Rwc2 = 0.85 kΩ | | Write current accuracy 3 | lh3 | 46.5 | 50.0 | 53.5 | = | Rwc3 = 0.49 kΩ | ## An Example of Application Circuit Notes: 1. External resistance value, $R_{\mbox{WC}}$ is determined by following equation. $$R_{WC}[k\Omega] = \frac{26 \text{ (typ)}}{\text{Write current [mA]}}$$ To damp the ringing of write current at the transient period of read to write, put $R_{WC}$ just near the WC pin. - 2. To aboid abnormal oscillation of RD outputs, shorten the pattern length or put series resistor as shown. - 3. Ferrite beads (or LR filter) control overshoot of write current, ringing and so on.