# TMC2250 # **Matrix Multiplier** 12 x 10 Bits, 40MHz The TMC2250 is a flexible high-performance nine-multiplier array VLSI circuit which can execute a cascadeable 9-tap FIR filter, a cascadeable 4 x 2 or 3 x 3-pixel image convolution, or a 3 x 3 color space conversion. All configurations offer throughput at up to the maximum guaranteed 40MHz clock rate with 12-bit data and 10-bit coefficients. All inputs and outputs are registered on the rising edges of the clock. The 3 x 3 matrix multiply or color conversion configuration can perform video standards conversion (YIQ or YUV to RGB, etc.) or three-dimensional perspective translation at real-time video rates. The 9-tap FIR filter configuration, useful in Video, Telecommunications, and Signal Processing, features a 16-bit cascade input to allow construction of longer filters. The cascadeable 3 x 3 and 4 x 2-pixel image convolver functions allow the user to perform numerous image processing functions, including static filters and edge detectors. The 16-bit cascade input port facilitates two-chip 40MHz cubic convolution (4 x 4-pixel kernel). The TMC2250 is fabricated in TRW's OMICRON-C™ one-micron CMOS process and operates at clock speeds of up to 40MHz over the full commercial (0°C to 70°C) temperature and supply voltage ranges. It is available in a 121 pin plastic pin grid array (PPGA) package. All input and output signals are TTL compatible. #### **Logic Symbol** # **TMC2250** #### **Features** Four User-Selectable Filtering And Transformation Functions: > Triple Dot Product (3 x 3) Matrix Multiply Cascadeable 9-Tap Systolic FIR Filter Cascadeable 3 x 3-Pixel Image Convolver Cascadeable 4 x 2-Pixel Image Convolver - 40MHz (25ns) Pipelined Throughput - 12-Bit Input And Output Data, 10-Bit Coefficients - 16-Bit Cascade Input And Output Ports In All Filter Modes - Onboard Coefficient Storage, With Three-Cycle Updating Of All Nine Coefficients ## **Applications** - Image Filtering And Manipulation - Video Effects Generation - Video Standards Conversion And Encoding/Decoding - Three-Dimensional Image Manipulation - Medical Image Processing - · Edge Detection For Object Recognition - · FIR Filtering For Communications Systems ## **Functional Description** #### **General Information** The TMC2250 is a nine-multiplier array with the internal bus structure and summing adders needed to implement a 3 x 3 matrix multiplier (triple dot product) or cascadeable 9-tap FIR filter, 3 x 3-pixel convolver, or 4 x 2-pixel convolver, all in one monolithic circuit. With a 30MHz guaranteed maximum clock rate, this device offers video and imaging system designers a single-chip solution to numerous common image and signal-processing problems. The three data input ports (A, B, C) accept 12-bit two's complement integer data, which is also the format for the output ports (X, Y, Z) in the matrix multiply mode (Mode 00). In the filter configurations (Modes 01, 10, and 11), the cascade ports assume 12-bit integer, 4-bit fractional two's complement data on both input and output. The coefficient input ports (KA, KB, KC) are always 10-bit two's complement fractional. *Table 1* details the bit weighting of the input and output data in all configurations. #### **Operating Modes** The TMC2250 can implement four different digital filter architectures. Upon selection of the desired function by the user (MODE<sub>1-0</sub>), the device reconfigures its internal data paths and input and output buses appropriately. The output ports (XC, YC, and ZC) are configured in all filter modes as 16-bit Cascade In and Cascade Out ports so that multiple devices can be connected to build larger filters. These modes are described individually below. The I/O pin-function configurations for all four modes are shown in *Table 1*. #### **Definitions** The calculations performed by the TMC2250 in each mode are also shown below, utilizing the following notation: | Indicates the data word presented to that input port during the specified clock rising edge (x). Applies to all input ports A <sub>11-0</sub> , B <sub>11-0</sub> , C <sub>11-0</sub> , and CASINAT 0 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B <sub>11-0</sub> , C <sub>11-0</sub> , and CASIN <sub>15-0</sub> . | | | | KA1(1), | Indicates coefficient data stored in the | |---------|---------------------------------------------| | KB3(4) | specified one of the nine onboard coeffi- | | | cient registers KA1 through KC3, as shown | | | in the block diagram for that mode, input | | | during or before the specified clock rising | | | edge (x). | | X(1), Y(4), | Indicates data available at that output port | |-------------|------------------------------------------------------| | Z(6), | tpo after the specified clock rising edge | | CASOUT(6) | (x). Applies to all output ports X <sub>11-0</sub> , | | | $Y_{11}$ , $Z_{11}$ , and CASOUT15 n. | Table 1. Data Port Formatting by Mode | | | | In | puts | | | Inputs/ | Outputs | Outputs | | | | | |------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|----------------------|------------------|-----------------------|------------------------|--|--| | Mode | A <sub>11-0</sub> | B <sub>11-0</sub> | C <sub>11-0</sub> | KA <sub>9-0</sub> | KB <sub>9-0</sub> | КС <sub>9-0</sub> | хс <sub>11-0</sub> | YC <sub>11-8</sub> | Y <sub>7-4</sub> | YC <sub>3-0</sub> | ZC <sub>11-0</sub> | | | | 00 | A <sub>11-0</sub> | B <sub>11-0</sub> | C <sub>11-0</sub> | KA <sub>9-0</sub> | KB <sub>9-0</sub> | КС <sub>9-0</sub> | X <sub>11-0</sub> | Y <sub>11-8</sub> | Y <sub>7-4</sub> | Y <sub>3-0</sub> | Z <sub>11-0</sub> | | | | 01 | A <sub>11-0</sub> | A <sub>11-0</sub> | NC | KA <sub>9-0</sub> | КВ <sub>9-0</sub> | кс <sub>9-0</sub> | CASIN <sub>15-4</sub> | CASIN <sub>3-0</sub> | NC | CASOUT <sub>3-0</sub> | CASOUT <sub>15-4</sub> | | | | 10 | A <sub>11-0</sub> | B <sub>11-0</sub> | C <sub>11-0</sub> | KA <sub>9-0</sub> | КВ <sub>9-0</sub> | кс <sub>9-0</sub> | CASIN <sub>15-4</sub> | CASIN <sub>3-0</sub> | NC | CASOUT <sub>3-0</sub> | CASOUT <sub>15-4</sub> | | | | 11 | A <sub>11-0</sub> | B <sub>11-0</sub> | NC | KA <sub>9-0</sub> | КВ <sub>9-0</sub> | кс <sub>9-0</sub> | CASIN <sub>15-4</sub> | CASIN <sub>3-0</sub> | NC | CASOUT <sub>3-0</sub> | CASOUT <sub>15-4</sub> | | | #### **Numeric Format** Table 2 shows the binary weightings of the input and output ports of the TMC2250. Although the internal sums of products could grow to 23 bits, in the matrix multiply mode (Mode 00) the outputs X, Y, and Z are truncated to yield 12-bit integer words. Thus the output format is identical to the input data format. In the filter configurations (Modes 01, 10, and 11) the cascade output is always half-LSB rounded to 16 bits, specifically 12 integer bits and 4 fractional guard bits, with no overflow "headroom." The user is of course free to half-LSB round the output word to any size less than 16 bits by forcing a 1 into the bit position of the cascade input immediately below the desired LSB. In all modes, bit weighting is easily adjusted if desired by applying the same scaling correction factor to both input and output data words. If the coefficients are rescaled, the relative weightings of the CASIN and CASOUT ports will differ accordingly. #### **Data Overflow** As shown in *Table 2*, the TMC2250's matched input and output data formats accommodate 0 dB (unity) gain. Therefore, the user must be aware of input conditions that could lead to numeric overflow. Maximum input data and coefficient word sizes must be taken into account with the specific algorithm performed to ensure that no overflow occurs. ## **Signal Definitions** #### Power V<sub>DD</sub>, GND The TMC2250 operates from a single +5V supply. All pins must be connected. #### Clock CLK The TMC2250 operates from a single system clock input. All timing specifications are referenced to the rising edge of clock. | Table | 2. | Bit | Weightings | For | Input | and | Output | Data | Words | |-------|----|-----|------------|-----|-------|-----|--------|------|-------| | Bit Weights | 211 | 2 <sup>10</sup> | 29 | 28 | 27 | 26 | 2 <sup>5</sup> | 24 | 23 | 22 | 21 | 20 | 2-1 | 2-2 | 2-3 | 2-4 | 2-5 | 2-6 | 2-7 | 2-8 | 2-9 | |----------------------------|-------------------|------------------|------------------|------------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-------|------------------|-----------------------|----------------| | Inputs | | | | | | | | | | | | | | | | | | | | | | | All Modes<br>Data A, B, C | -l <sub>11</sub> | I <sub>10</sub> | l <sub>9</sub> | 18 | 17 | 16 | 15 | 14 | 13 | I <sub>2</sub> | 11 | 10 | | | | | | | | | | | Coefficients<br>KA, KB, KC | | | | | | | | | | | | -K <sub>9</sub> | К8 | К7 | К <sub>6</sub> | K <sub>5</sub> | К4 | К3 | К2 | κ <sub>1</sub> | κ <sub>0</sub> | | Modes 01, 10, 11<br>CASIN | -CI <sub>15</sub> | CI <sub>14</sub> | C1 <sub>13</sub> | CI <sub>12</sub> | CI <sub>11</sub> | CI <sub>10</sub> | Cl <sub>9</sub> | Cl <sub>8</sub> | CI <sub>7</sub> | CI <sub>6</sub> | CI <sub>5</sub> | CI <sub>4</sub> | CI <sub>3</sub> | CI <sub>2</sub> | CI <sub>1</sub> | CI <sub>O</sub> | | | | | | | Internal Sum | X <sub>20</sub> | X <sub>19</sub> | X <sub>18</sub> | X <sub>17</sub> | X <sub>16</sub> | X <sub>15</sub> | X <sub>14</sub> | X <sub>13</sub> | X <sub>12</sub> | X <sub>11</sub> | X <sub>10</sub> | Χg | Х8 | X <sub>7</sub> | $x_6$ | $X_5$ | X <sub>4</sub> | $x_3$ | · X <sub>2</sub> | <b>X</b> <sub>1</sub> | X <sub>0</sub> | | Outputs | | | | | | | | | | | | | | | | | | | | | | | Mode 00<br>X, Y, Z | -0 <sub>11</sub> | 010 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 | | | | | | | | | | | Modes 01, 10, 11<br>CASOUT | -CO <sub>15</sub> | CO <sub>14</sub> | CO <sub>13</sub> | CO <sub>12</sub> | CO <sub>11</sub> | CO <sub>10</sub> | CO <sub>9</sub> | CO8 | CO <sub>7</sub> | co <sub>6</sub> | CO <sub>5</sub> | CO <sub>4</sub> | CO3 | CO <sub>2</sub> | CO <sub>1</sub> | co <sub>0</sub> | | | | | | Note: 1. A minus sign indicates a two's complement sign bit. #### 3 x 3 Matrix Multplier (Mode 00) This mode utilizes all six input and output ports in the basic configuration to realize a "triple dot product," in which each output is the sum of all three input words in that column multiplied by the appropriate stored coefficients. The three corresponding sums of products are available at the outputs five clock cycles after the input data are latched, and three new data words truncated to 12 bits are then available every clock cycle. See *Table 6* and the *Applications Discussion* section regarding encoded video standard conversion matrices. X(5) = A(1)KA1(1) + B(1)KB1(1) + C(1)KC1(1) Y(5) = A(1)KA2(1) + B(1)KB2(1) + C(1)KC2(1) Z(5) = A(1)KA3(1) + B(1)KB3(1) + C(1)KC3(1) Figure 1. 3 x 3 Matrix Multiplier Impulse Response (Mode 00) Figure 2. 3 x 3 Matrix Multiplier Configuration (Mode 00) #### 9-Tap FIR Filter (Mode 01) The architecture for this configuration is shown in *Figure 3*. The user loads the desired coefficient set, presents input data to ports A and B simultaneously (most applications will wire the A and B inputs together), and receives the resulting 9-sample response, half-LSB rounded to 16 bits, 5 to 13 clock cycles later. A new output data word is available every clock cycle. The figure shows that the input data are automatically right-shifted one location through the row of multiplier input registers on every clock in anticipation of a new input data word. CASOUT(13) = A(9)KA3(9) + A(8)KA2(8) + A(7)KA1(7) + B(6)KB3(9) + B(5)KB2(8) + B(4)KB1(7) + B(3)KC3(9) + B(2)KC2(8) + B(1)KC1(7) + CASIN(10) Latency: Impulse in to center of 9-tap response = 9 registers. Cascade In to Cascade Out = 4 registers. Figure 3. 9-Tap FIR Filter Impulse Response (Mode 01) Figure 4. 9-Tap FIR Filter Configuration (Mode 01) 21283A #### 3 x 3-Pixel Convolver (Mode 10) This filter configuration accepts a 3-pixel-square neighborhood, side-loaded three pixels at a time through input ports A, B, and C, and multiplies the 9 most recent pixel values by the coefficient set currently stored in the registers. These products are summed with the data presented to the cascade input, and a new 3-cycle impulse response, rounded to 16 bits, is available at the output port 5-7 clocks later, with a new output available on every clock cycle. The input pixel data are automatically shifted one location to the right through the three rows of multiplier input registers on every clock in anticipation of three new input data words, effectively sliding the convolutional window over one column in an image plane. CASOUT(7) = $$A(3)KA3(3) + A(2)KA2(2) + A(1)KA1(1) + B(3)KB3(3) + B(2)KB2(2) + B(1)KB1(1) + C(3)KC3(3) + C(2)KC2(2) + C(1)KC1(1) + CASIN(4)$$ Latency: Impulse in to center of 3-tap response = 6 registers. Cascade In to Cascade Out = 4 registers. Figure 5. 3 x 3-Pixel Convolver Impulse Response (Mode 10) Figure 6. 3 x 3-Pixel Convolver Configuration (Mode 10) #### 4 x 2-Pixel Cascadeable Convolver (Mode 11) Similar to Mode 10, the 4 x 2-pixel convolver allows the user to perform full-speed cubic convolution with only two TMC2250 devices and the TMC2111 Pipeline Delay Register to synchronize the cascade ports (see the *Applications Discussion* section). Pixel data are sideloaded into ports A and B, multiplied by the onboard coefficients, summed with the cascade input, and half-LSB rounded to 16 bits. The four-cycle impulse response emerges at the cascade output port 5 to 8 clock cycles later. A new output word is available on every clock cycle. Note that Multiplier KC2 is not used in this mode and that its stored coefficient is ignored. As shown below, the column of input pixel data is automatically shifted one location to the right through the two rows of multiplier input registers on every clock in anticipation of two new input data words, effectively sliding the convolutional window over one column in an image plane. CASOUT(8) = A(4)KA3(4) + A(3)KA2(3) + A(2)KA1(2) + A(1)KB3(4) + B(4)KB3(4) + B(3)KB2(3) + B(2)KB1(2) + B(1)KC1(2) + CASIN(5) Figure 8. 4 x 2-Pixel Convolver Configuration (Mode 11) ## Signal Definitions (cont.) #### **Controls** MODE<sub>1</sub>, 0 The TMC2250 will switch to the configuration selected by the user (as shown in *Table 3*) on the next clock. This registered control is usually static; however, should the user wish to switch between modes, the internal pipeline latencies of the device must be taken into account. Valid data will not be available at the outputs in the new configuration until enough clocks in the new mode have passed to flush the internal registers. #### **Table 3. Configuration Mode Word** | MODE <sub>1, 0</sub> | Configuration Mode | |----------------------|---------------------------| | 00 | 3 x 3 Matrix Multiply | | 01 | 9-Tap One-Dimensional FIR | | 10 | 3 x 3-Pixel Convolver | | 11 | 4 x 2-Pixel Convolver | CWE<sub>1, 0</sub> Data presented to the coefficient input ports (KA, KB, and KC) will update three of the internal coefficient storage registers, as indicated by the simultaneous Coefficient Write Enable select, on the next clock. See *Table 4* and the *Functional Block Diagram*. #### Table 4. Coefficient Write Enable Word | CWE <sub>1, 0</sub> | Coefficient Set Selected | |---------------------|--------------------------| | 00 | Hold all registers | | 01 | Update KA1, KB1, KC1 | | 10 | Update KA2, KB2, KC2 | | 11 | Update KA3, KB3, KC3 | **Table 5. Coefficient Input Ports** | Input Port | Registers Available | |------------|---------------------| | KA | KA1, KA2, KA3 | | КВ | KB1, KB2, KB3 | | KC | KC1, KC2, KC3 | #### **Inputs And Outputs** CASIN<sub>15-0</sub> | A <sub>11-0</sub> ,<br>B <sub>11-0</sub> ,<br>C <sub>11-0</sub> | Data presented to the 10-bit registered data input ports A, B, and C are latched into the multiplier input registers for the currently selected configuration ( <i>Table 3</i> ). In all modes except Mode 00, new data are internally right-shifted to the next filter | |-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | tap on each rising edge of CLK. | | (Ag <sub>-0</sub> ,<br>(Bg <sub>-0</sub> ,<br>(Cg <sub>-0</sub> | Data presented to the 10-bit registered coefficient input ports KA, KB, and KC are latched three at a time into the internal | |-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | 3 0 | coefficient storage register set indicated by | | | the Coefficient Write Enable CWE <sub>1.0</sub> on | | | the next clock as shown in Table 4 | In all modes except Mode 00, the x port and four bits of the Y output port are reconfigured as the 16-bit registered Cascade Input port CASIN<sub>15-0</sub>. Data presented to this input will be added to the weighted sums of the data words which were presented to the input ports (A, B, and C). | X <sub>11-0</sub> ,<br>Y <sub>11-0</sub> ,<br>Z <sub>11-0</sub> | In the matrix multiply mode, data are available at the 12-bit registered output ports X, Y, and Z tpg after every clock. These ports are reconfigured in the | |-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | filtering modes as 16-bit Cascade Input | | | and Output ports. | NOTE: The output ports X, Y, Z and CASOUT, and the input port CASIN are internally reconfigured by the device as required for each mode of the device. The multiple-function pins have names which are combinations of these titles, as appropriate. CASOUT<sub>15-0</sub> In all modes except Mode 00, the Z port and four bits of the Y output port are reconfigured as the 16-bit registered Cascade Output port CASOUT<sub>15-0</sub>. ## **Package Interconnections** | Signal<br>Type | Signal<br>Name | Function | H5 Package Pins | | | | | |----------------|---------------------|--------------------------------------------------|------------------------------------------------------------|--|--|--|--| | Power | $v_{DD}$ | Supply Voltage | F3, H3, L7, C8, C4 | | | | | | | GND | Ground | E3, G3, J3, L4, L6, H11, C7, C5 | | | | | | Clock | CLK | System Clock | D11 | | | | | | Controls | MODE <sub>1,0</sub> | Mode Control | B5, A4 | | | | | | | CWE <sub>1,0</sub> | Coefficient Write Enable | J12, J13 | | | | | | Input/Output | A <sub>11-0</sub> | Data Input A | E11, D13, E12, E13, F11, F12, F13, G13, G11, G12, H13, H12 | | | | | | | B <sub>11-0</sub> | Data Input B | B10, A11, B11, C10, A12, B12, C11, A13, C12, B13, C13, D12 | | | | | | | C <sub>11-0</sub> | Data Input C | A5, C6, B6, A6, A7, B7, A8, B8, A9, B9, A10, C9 | | | | | | | KA <sub>9-0</sub> | Coefficient Input A1, A2, A3 | K13, J11, K12, L13, L12, K11, M13, M12, L11, N13 | | | | | | | КВ <sub>9-0</sub> | Coefficient Input B1, B2, B3 | M11, L10, N12, N11, M10, L9, N10, M9, N9, L8 | | | | | | | КС9-0 | Coefficient Input C1, C2, C3 | M8, N8, N7, M7, N6, M6, N5, M5, N4, L5 | | | | | | | XC <sub>11-0</sub> | CASIN <sub>15-4</sub> /Output X | B4, A3, A2, B3, A1, C3, B2, B1, D3, C2, C1, D2 | | | | | | | YC <sub>11-8</sub> | CASIN <sub>3-0</sub> /Output Y <sub>11-0</sub> | D1, E2, E1, F2 | | | | | | | Y <sub>7-4</sub> | Output Y <sub>7-4</sub> Only | . F1, G2, G1, H1 | | | | | | | YC3-0 | CASOUT <sub>3-0</sub> /Output Y <sub>3-0</sub> | K1, J2, J1, H2 | | | | | | | ZC <sub>11-0</sub> | CASOUT <sub>15-4</sub> /Output Z <sub>11-0</sub> | M4, N3, M3, N2, M2, L3, N1, L2, K3, M1, L1, K2 | | | | | Figure 9. Input/Output Timing Diagram Figure 10. Equivalent Input Circuit n SUBSTRATE 本D1 CONTROL 1ΚΩ 本 D2 p WELL p WELL 후 GND 21122A TRW LSI Products Inc. Figure 11. Equivalent Output Circuit 21121A # **TMC2250** Absolute maximum ratings (beyond which the device may be damaged) $^{\rm 1}$ | Input Vo | oltage | + 5.0)\ | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | Output | | | | | Applied voltage | 5.0)V <sup>2</sup> | | | Forced current ———————————————————————————————————— | mA 3,4 | | | Short-circuit duration (single output in HIGH state to ground) | | | Tempera | uture | | | | Operating, case60 to + | 130°C | | | junction | 175°C | | | Lead, soldering (10 seconds) | | | | Storage65 to | 150°C | | Notes: | <ol> <li>Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions.<br/>Functional operation under any of these conditions is NOT implied.</li> </ol> | | | | 2. Application of the state | | | | <ol><li>Applied voltage must be current limited to specified range, and measured with respect to GND.</li></ol> | | | | <ol> <li>Applied voltage must be current limited to specified range, and measured with respect to GND.</li> <li>Forcing voltage must be limited to specified range.</li> </ol> | | # **Operating conditions** | | | | | Tempera | ture Range | | | | |------------------|--------------------------------|------|----------|---------|------------|-----|------|-------| | | | | Standard | | | 1 | | | | Parameter | | Min | Nom | Max | Min | Nom | Max | Units | | $V_{DD}$ | Supply Voltage | 4.75 | 5.0 | 5.25 | 4.5 | 5.0 | 5.5 | V | | VIL | Input Voltage, Logic LOW | | | 0.8 | | | 0.8 | V | | | CLK Only | | | 0.8 | ~ | | 0.6 | V | | V <sub>IH</sub> | Input Voltage, Logic HIGH | 2.0 | | | 2.0 | | | V | | OL | Output Current, Logic LOW | | | 4.0 | | | 4.0 | mA | | ЮН | Output Current, Logic HIGH | | | -2.0 | | | -2.0 | mA | | t <sub>CY</sub> | Cycle Time | | | | | - | | | | | TMC2250 | 33 | | | 33 | | | ns | | | TMC2250-1 | 27.7 | | | 27.7 | | | ns | | | TMC2250-2 | 25 | | | | | | ns | | t <sub>PWL</sub> | Clock Pulse Width, LOW | | | | "- | | " | | | | TMC2250 | 15 | | | 15 | | | ns | | | TMC2250-1 | 12 | | | 12 | | | ns | | | TMC2250-2 | 10 | | | | | | ns | | <sup>t</sup> PWH | Clock Pulse Width, HIGH | 10 | | | 10 | | | ns | | ts | Input Setup Time | | | | | | | | | | TMC2250 | 8 | | | 8 | | | ns | | | TMC2250-1 | 7 | | | 7 | | | ns | | | TMC2250-2 | 6 | | | | | - | ns | | Н | Input Hold Time | | | | | | - | | | | TMC2250 | 3 | | | 3 | | | ns | | | TMC2250-1 | 3 | | | 3 | | | ns | | | TMC2250-2 | 2 | | | | | - | ns | | Г <u>А</u> | Ambient Temperature, Still Air | 0 | | 70 | | | | °C | | rc | Case Temperature | | | | - 55 | | 125 | °C | ## Electrical characteristics within specified operating conditions<sup>1</sup> | | | | Stan | dard | Exte | nded | | |-----------------|----------------------------------------|------------------------------------------------------------------------------------|------|-------------|------|------|-------| | Param | eter | Test Conditions | Min | Max | Min | Max | Units | | IDDQ | Supply Current, Quiescent | V <sub>DD</sub> = Max, V <sub>IN</sub> = 0V | | 12 | | 12 | mA | | IDDU | Supply Current, Unloaded | $V_{DD} = Max, f = 20MHz$ | | 160 | | 160 | mA | | IIL | Input Current, Logic LOW <sup>2</sup> | V <sub>DD</sub> = Max, V <sub>IN</sub> = 0V | | <b>– 10</b> | | -10 | μΑ | | I <sub>IH</sub> | Input Current, Logic HIGH <sup>2</sup> | $V_{DD} = Max, V_{IN} = V_{DD}$ | | 10 | | 10 | μА | | IOIL | Input Current, Logic LOW 3 | $V_{DD} = Max, V_{IN} = 0V$ | | <b>– 40</b> | | - 40 | μΑ | | IOIH | Input Current, Logic HIGH 3 | $V_{DD} = Max, V_{IN} = V_{DD}$ | | 40 | | 40 | μΑ | | VOL | Output Voltage, Logic LOW | V <sub>DD</sub> = Min, I <sub>OL</sub> = 4mA | | 0.4 | | 0.4 | ٧ | | V <sub>OH</sub> | Output Voltage, Logic HIGH | V <sub>DD</sub> =Min, I <sub>OH</sub> = -2mA | 2.4 | | 2.4 | | ٧ | | l <sub>OS</sub> | Short-Circuit Output Current | V <sub>DD</sub> = Max, Output HIGH, one pin to to ground, one second duration max. | -20 | - 80 | -20 | - 80 | mA | | Ci | Input Capacitance | T <sub>A</sub> = 25°C, f = 1MHz | | 10 | | 10 | pF | | CO | Output Capacitance | $T_A = 25$ °C, $f = 1$ MHz | | 10 | | 10 | pF | - Notes: 1. Actual test conditions may vary from those shown, but guarantee operation as specified. - 2. Except pins XC<sub>11-0</sub>, YC<sub>11-8</sub>. - 3. Pins $XC_{11-0}$ , $YC_{11-8}$ only. ## Switching characteristics within specified operating conditions | | | | Star | ıdard | Exte | nded | | |-----------------|------------------|-------------------------------------------------|------|-------|------|------|-------| | Para | meter | Test Conditions | Min | Max | Min | Max | Units | | t <sub>D</sub> | Output Delay | V <sub>DD</sub> =Min, C <sub>LOAD</sub> =25pF | | | | | | | _ | TMC2250 | | | 18 | | 20 | ns | | | TMC2250-1 | | | 17 | | 18 | ns | | | TMC2250-2 | | | 16 | | | ns | | t <sub>HO</sub> | Output Hold Time | V <sub>DD</sub> = Max, C <sub>LOAD</sub> = 25pF | | | | | | | | TMC2250 | | 1 | 4 | | 4 | ns | | | TMC2250-1 | | | 3 | | 3 | ns | | | TMC2250-2 | | | 3 | | | ns | ## **Applications Discussion** #### Converting Video Data from RGB to YIQ or YUV The TMC2250 simplifies the task of converting encoded color video data between the RGB (color component) format and the YIQ (quadrature encoded chrominance) or YUV (color difference) format. Beginning with RGB component data, the standard relationships, with 8-bit quantization, are: $$Y = (77R + 150G + 29B)/256$$ and $I = (153R - 71G - 82B)/256 + 128$ $Q = (54R - 134G + 80B)/256 + 128$ Y = (77R + 150G + 29B)/256 U = (131R - 110G - 21B)/256 + 128V = (-44R - 87G + 131B)/256 + 128 In digital systems, I and Q or U and V are sometimes renormalized to: With each coefficient expressed as a fraction of 256, these numbers are easily converted to binary for loading into the coefficient storage of the TMC2250. The half-scale (80<sub>hex</sub>) offsets included in the chrominance and color-difference terms can easily be added to the appropriate sums after the matrix multiplication, if desired. *Table 6* contains the 10-bit two's complement coefficients to be loaded into the TMC2250 to perform the desired conversion from RGB format. Once these factors are in place the user can continuously convert encoded data at real-time video rates, with three new encoded outputs available on every clock cycle. Table 6. Colorspace Conversion Coefficients $^{1,\;2}$ | Conversion | KA1 | KA2 | КАЗ | KB1 | KB2 | КВЗ | KC1 | KC2 | КСЗ | |-------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | RGB to YIQ | 04D | 099 | 036 | 096 | 3B9 | 37A | 01D | 3AE | 050 | | RGB to YIQ3 | 04D | 080 | 034 | 096 | 3C5 | 380 | 01D | 3BB | 04C | | RGB to YUV | 04D | 083 | 3D4 | 096 | 392 | 3A9 | 01D | 3EB | 083 | | RGB to YUV <sup>3</sup> | 04D | 080 | 3D5 | 096 | 395 | 3AB | 01D | 3EB | 080 | Notes: - 1. All entries are given in 10-bit two's complement hexadecimal, such that all entries beginning in "2" or "3" are negative. - 2. This table assumes the following bus assignments: 3. Second and fourth entries are renormalized such that largest coefficient = .5 (080 hex) #### Converting Video Data from YIQ or YUV to RGB With a different set of coefficients, the TMC2250 can perform the inverse conversions, whose governing equations are: $$\begin{array}{lll} R = (256Y + 243I + 1590)/256 & \text{and} & R = (256Y + 0U + 292V)/256 \\ G = (256Y - 72I - 1640)/256 & G = (256Y - 101U - 149V)/256 \\ B = (256Y - 284I + 4430)/256 & B = (256Y + 520U + 0V)/256 \\ \end{array}$$ The values corresponding to digital normalization (see Converting Video Data from RGB to YIQ or YUV) are: $$\begin{array}{lll} R = 256Y + 292I + 167Q)/256 & \text{and} & R = (256Y + 0U + 359V)/256 \\ G = (256Y - 86I - 172Q)/256 & G = (256Y - 88U - 183V)/256 \\ B = (256I - 341I + 456Q)/256 & B = (256Y + 453U + 0V)/256 \end{array}$$ Since the first YUV to RGB equation set includes the coefficient "520," which won't fit into a 10-bit two's complement integer format, we must either divide all coefficients by 2, degrading precision by one bit, or by 520/511. In *Table 7*, the 520/511 correction factor was selected. **Table 7. Colorspace Conversion Coefficients** 1, 2 | Conversion | KA1 | KA2 | КАЗ | KB1 | KB2 | KB3 | KC1 | KC2 | KC3 | |-------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | YIQ to RGB | 100 | 100 | 100 | 0F3 | 3B8 | 3E4 | 09F | 35C | 1BB | | YIQ to RGB3 | 100 | 100 | 100 | 124 | 3AA | 2AB | 0A7 | 354 | 101 | | YUV to RGB | 0FC | OFC | 0FC | 000 | 39D | 1FF | 11F | 36E | 000 | | YUV to RGB <sup>3</sup> | 100 | 100 | 100 | 000 | 3A8 | 125 | 167 | 349 | 000 | Notes: - 1. All entries are given in 10-bit two's complement hexadecimal, such that all entries beginning in "2" or "3" are negative. - 2. This table assumes the following bus assignments: 3. Second and fourth entries are renormalized such that largest coefficient = .5 (080 hex). ## **Performing Large-Kernel Pixel Interpolation** The Cascade Input and Output Ports of the TMC2250 allow the user to stack multiple devices to perform larger interpolation kernels with no decrease in pixel throughput. *Figure 12* illustrates a basic application utilizing Mode 11 to realize a 4 x 4-pixel kernel, also called Cubic Convolution. This example utilizes the TMC2011 Variable-Length Shift Register to compensate for the internal latency of each TMC2250. Alternatively, some applications may utilize RAM, FIFOs, or other methods to store multiple-line pixel data. In these cases the user may compensate for latency by simply offsetting the access sequencing of the storage devices. Figure 12. Performing Cubic Convolution with Two TMC2250s Pin Assignments — 121 Pin Plastic (H5) or Ceramic (G1) Pin Grid Array | Pin | Name |------------|-------------------|-----|-------------------|-----|------------------|-----|------------------|-----|------------------|-----|-----------------|-----|------------------|-----|------------------| | A1 | XC <sub>7</sub> | В3 | XC8 | C5 | GND | E1 | YC <sub>9</sub> | G11 | A <sub>3</sub> | K1 | YC <sub>3</sub> | L10 | KB <sub>8</sub> | M12 | KA <sub>2</sub> | | A2 | XC <sub>9</sub> | B4 | XC <sub>11</sub> | C6 | C <sub>10</sub> | E2 | YC <sub>10</sub> | G12 | A <sub>2</sub> | K2 | zco | L11 | KA <sub>1</sub> | M13 | KA <sub>3</sub> | | <b>A</b> 3 | хс <sub>10</sub> | B5 | MODE <sub>1</sub> | C7 | GND | E3 | GND | G13 | A <sub>4</sub> | К3 | ZC <sub>3</sub> | L12 | KA <sub>5</sub> | N1 | ZC <sub>5</sub> | | A4 | MODE <sub>0</sub> | B6 | C <sub>9</sub> | C8 | $v_{DD}$ | E11 | A <sub>11</sub> | H1 | Y4 | K11 | KA <sub>4</sub> | L13 | KA <sub>6</sub> | N2 | ZC8 | | A5 | C <sub>11</sub> | B7 | $c_6$ | C9 | $c_0$ | E12 | Α9 | H2 | YCo | K12 | KA <sub>7</sub> | M1 | ZC <sub>2</sub> | N3 | ZC <sub>10</sub> | | A6 | C <sub>8</sub> | B8 | $C_4$ | C10 | В <sub>8</sub> | E13 | A <sub>8</sub> | Н3 | $v_{DD}$ | K13 | KAg | M2 | ZC <sub>7</sub> | N4 | KC <sub>1</sub> | | A7 | C <sub>7</sub> | В9 | $c_2$ | C11 | B <sub>5</sub> | F1 | Y <sub>7</sub> | H11 | GND | L1 | ZC <sub>1</sub> | М3 | ZC <sub>9</sub> | N5 | кс3 | | A8 | C <sub>5</sub> | B10 | B <sub>11</sub> | C12 | В3 | F2 | YC <sub>8</sub> | H12 | $A_0$ | L2 | ZC₄ | M4 | ZC <sub>11</sub> | N6 | кс <sub>5</sub> | | A9 | $c_3$ | B11 | B <sub>9</sub> | C13 | B <sub>1</sub> | F3 | $V_{DD}$ | H13 | A <sub>1</sub> | L3 | ZC <sub>6</sub> | M5 | KC <sub>2</sub> | N7 | KC <sub>7</sub> | | A10 | C <sub>1</sub> | B12 | В <sub>6</sub> | D1 | YC <sub>11</sub> | F11 | A <sub>7</sub> | J1 | YC <sub>1</sub> | L4 | GND | M6 | KC4 | N8 | кс <sub>8</sub> | | A11 | B <sub>10</sub> | B13 | В2 | D2 | xc <sub>0</sub> | F12 | A <sub>6</sub> | J2 | YC <sub>2</sub> | L5 | KC <sub>O</sub> | M7 | KC <sub>6</sub> | N9 | KB <sub>1</sub> | | A12 | B <sub>7</sub> | C1 | XC <sub>1</sub> | D3 | $XC_3$ | F13 | A <sub>5</sub> | J3 | GND | L6 | GND | M8 | KC <sub>9</sub> | N10 | KB <sub>3</sub> | | A13 | B <sub>4</sub> | C2 | XC <sub>2</sub> | D11 | CLK | G1 | Y <sub>5</sub> | J11 | KA <sub>8</sub> | L7 | $v_{DD}$ | М9 | KB <sub>2</sub> | N11 | KB <sub>6</sub> | | B1 | XC <sub>4</sub> | C3 | $XC_6$ | D12 | В <sub>0</sub> | G2 | Y <sub>6</sub> | J12 | CWE <sub>1</sub> | L8 | KB <sub>O</sub> | M10 | KB <sub>5</sub> | N12 | KB <sub>7</sub> | | B2 | xc <sub>5</sub> | C4 | $v_{DD}$ | D13 | A <sub>10</sub> | G3 | GND | J13 | CWE | L9 | KB <sub>4</sub> | M11 | KB <sub>9</sub> | N13 | KA <sub>0</sub> | D4 Index Pin (Unconnected) #### **Ordering Information** | Product<br>Number | Speed<br>(MHz) | Temperature Range | Screening | Package | Package<br>Marking | |-------------------|----------------|-------------------------------------|-------------|--------------------------------|--------------------| | TMC2250H5C | 30 | STD-TA=0°C to 70°C | Commercial | 121 Pin Plastic Pin Grid Array | 2250H5C | | TMC2250H5C-1 | 36 | STD-TA=0°C to 70°C | Commercial | 121 Pin Plastic Pin Grid Array | 2250H5C-1 | | TMC2250H5C-2 | 40 | STD-TA=0°C to 70°C | Commercial | 121 Pin Plastic Pin Grid Array | 2250H5C-2 | | TMC2250G1V | 30 | MIL-T <sub>C</sub> = -55°C to 125°C | MIL-STD-883 | 121 Pin Ceramic Pin Grid Array | 2250G1V | | TMC2250G1V1 | 36 | $MIL - T_C = -55^{\circ}C$ to 125°C | MIL-STD-883 | 121 Pin Ceramic Pin Grid Array | 2250G1V1 | All parameters contained in this specification are guaranteed by design, characterization, sample testing or 100% testing as appropriate. TRW reserves the right to change products and specifications without notice. This information does not convey any license under patent rights of TRW Inc. or others. Life Support Policy — TRW LSI Products Inc. components are not designed for use in life support applications, wherein a failure or malfunction of the component can reasonably be expected to result in personal injury. The user of TRW LSI Products Inc. components in life support applications assumes all risk of such use and indemnifies TRW LSI Products Inc. against all damages.