# High IMR, Low Cost ISOLATION AMPLIFIER ## **FEATURES** - ◆ HIGH ISOLATION-MODE REJECTION: 10kV/µs (min) - LARGE SIGNAL BANDWIDTH: 85kHz (typ) - DIFFERENTIAL INPUT/DIFFERENTIAL OUTPUT - VOLTAGE OFFSET DRIFT vs TEMPERATURE: 4.6μV/°C (typ) - OFFSET VOLTAGE 1.8mV (max) - INPUT REFERRED NOISE: 300μVrms (typ) - NONLINEARITY: 0.25% (max) - SINGLE SUPPLY OPERATION - SIGMA-DELTA A/D CONVERTER TECHNOLOGY - WORLDWIDE SAFETY APPROVAL: UL1577 (File No. E162573), VDE0884 (File No. 85511), CSA22.2 (File No. 88324) - AVAILABLE IN 8-PIN PLASTIC DIP and 8-PIN GULL-WING PLASTIC SURFACE MOUNT ## **APPLICATIONS** - MOTOR AND SCR CONTROL - MOTOR PHASE CURRENT SENSING - INDUSTRIAL PROCESS CONTROL: Transducer Isolator, Isolator for Thermocouples, RTDs - GENERAL PURPOSE ANALOG SIGNAL ISOLATION - POWER MONITORING - GROUND LOOP ELIMINATION ## DESCRIPTION The ISO130 is a high isolation-mode rejection, isolation amplifier suited for motor control applications. Its versatile design provides the precision and stability needed to accurately monitor motor currents in highnoise motor control environments. The ISO130 can also be used for general analog signal isolation applications requiring stability and linearity under severe noise conditions. The signal is transmitted digitally across the isolation barrier optically, using a high-speed AlGaAs LED. The remainder of the ISO130 is fabricated on $1\mu m$ CMOS IC process. A sigma-delta analog-to-digital converter, chopper stabilized amplifiers and differential input and output topologies make the isolation amplifier suitable for a variety of applications. The ISO130 is easy to use. No external components are required for operation. The key specifications are $10 \text{kV/}\mu\text{s}$ isolation-mode rejection, 85kHz large signal bandwidth, and $4.6 \mu\text{V/}^{\circ}\text{C}$ V<sub>os</sub> drift. A single power supply ranging from +4.5V to +5.5V makes this amplifier ideal for low power isolation applications. The ISO130 is available in 8-pin plastic DIP and 8-pin plastic gull-wing surface mount packages. International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd. • Tucson, AZ 85706 Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 ## **SPECIFICATIONS** #### ISOLATION SPECIFICATIONS - VDE0884 INSULATION CHARACTERISTICS At V<sub>IN</sub>-, V<sub>IN</sub>- = 0V, T<sub>A</sub> = 25°C, V<sub>S1</sub>, V<sub>S2</sub> = 5.0V unless otherwise noted. | | | ISO130P/ISO130PB<br>ISO130U/ISO130UB | | |---------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------|------------| | PARAMETER | CONDITIONS | CHARACTERISTIC | UNITS | | ISOLATION CHARACTERISTICS | | | | | Installation Classification | As Per VDE0109/12.83 | | | | Table I | | | | | Rated Mains Voltage ≤ 300Vrms | | I-IV | | | Rated Mains Voltage ≤ 600Vrms | | 1-111 | | | Climatic Classification | | 40/85/21 | | | Pollution Degree <sup>(1)</sup> | As Per VDE0109/12.83 | 2 | | | Maximum Working Insulation Voltage (VIORM) | | 600 | Vrms | | Side A to Side B Test Voltage, Method b (V <sub>PR</sub> ) <sup>(9)</sup> | | | | | Partial Discharge < 5pC | $V_{PR} = 1.6 \times V_{IORM}, t_{P} = 18$ | 960 | Vrms | | Side A to Side B Test Voltage, Method a $(V_{PR})^{(9)}$ | Type and Sample Test | | | | Partial Discharge < 5pC | $V_{PR} = 1.2 \text{ x } V_{IORM}, t_{P} = 60 \text{s}$ | 720 | Vrms | | Highest Allowable Overvoltage (V <sub>TR</sub> ) <sup>(9)</sup> | Transient Overvoltage, t <sub>TR</sub> = 10s | 6000 | $V_{PEAK}$ | | Safety-Limiting Values | | | | | Case Temperature (T <sub>SI</sub> ) | | 175 | °C | | Input Power (Psi (INPUT)) | | 80 | m <b>W</b> | | Output Power (PSI (OUTPUT)) | | 250 | mW | | INSULATION RELATED SPECIFICATIONS | | | | | Min. External Air Gap (clearance) | | > 7 | mm | | Min. External Tracking Path (creepage) | | 8 | mm | | Internal Isolation Gap (clearance) | | 0.5 | mm | | Tracking Resistance (CTI) | | 175 | V | | Isolation Group | per VDE0109 | III a | | | Insulation Resistance | 25°C, V <sub>ISO</sub> = 500V | ≥ 10 <sup>11</sup> | Ω | ## **SPECIFICATIONS** #### **ISOLATION SPECIFICATIONS** At $V_{IN}$ +, $V_{IN}$ - = 0V, $T_A$ = 25°C, $V_{S1}$ , $V_{S2}$ = 5.0V, unless otherwise noted. | | | | D130P, ISO130<br>D130U, ISO130 | | | |-----------------------------------------------|--------------------------------------------|------|--------------------------------|-----|-------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | ISOLATION | | | | | | | Input-Output Surge Withstand Voltage (8, 9), | $t = 1_{MIN}, RH \le 50\%$ | | | | | | (In accordance with UL1577) | | 3750 | | | Vrms | | Barrier Impedance <sup>(9)</sup> | | | | | | | Resistance | $V_{ISO} = 500VDC$ | | 10 <sup>13</sup> | | Ω | | Capacitance | f = 1 MHz | | 0.7 | | pF | | Isolation Mode Voltage Errors | | | | | | | Rising Edge Transient Immunity | $V_{IM} = 1kV$ , $\partial V_{OUT} < 50mV$ | 10 | 25 | | kV/μs | | Falling Edge Transient Immunity | $V_{IM} = 1kV, \partial V_{OUT} < 50mV$ | 10 | 15 | | kV/μs | | Isolation Mode Rejection Ratio <sup>(2)</sup> | | | > 140 | | dB | ## **SPECIFICATIONS** At $V_{\text{IN}^+}$ , $V_{\text{IN}^-} = 0$ V, $T_{\text{A}} = 25$ °C, $V_{\text{S1}}$ , $V_{\text{S2}} = 5.0$ V unless otherwise noted. | | | | 0130P/ISO130<br>0130U/ISO130 | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------|---------------------|-------------------------------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | INPUT Initial Offset Voltage vs Temperature vs V <sub>S1</sub> vs V <sub>S2</sub> | | -1.8 | -0.9<br>4.6<br>30<br>-40 | 0.0 | mV<br>μV/°C<br>μV/V<br>μV/V | | Power Supply Rejection; V <sub>S1</sub> and V <sub>S2</sub> Together Noise Input Voltage Range Maximum Input Voltage Range before Output Initial Input Bias Current <sup>(3)</sup> vs Temperature Input Resistance <sup>(3)</sup> vs Temperature Common-Mode Rejection Ratio <sup>(4)</sup> | 1MHz Square Wave, 5ns Rise/Fall Time<br>0.1Hz to 100kHz<br>Clipping | -200 | 5<br>300<br>±300<br>-670<br>3<br>530<br>0.38<br>72 | 200 | mV/V<br>μVrms<br>mV<br>nA<br>nA°C<br>kΩ<br>%/°C<br>dB | | GAIN <sup>(5)</sup> Initial Gain ISO130P/ISO130U ISO130PB/ISO130UB Gain vs Temperature Gain vs V <sub>S1</sub> Gain vs V <sub>S2</sub> | -200mV < V <sub>IN</sub> + < 200mV<br>-200mV < V <sub>IN</sub> + < 200mV | 7.61<br>7.85 | 8.00<br>7.93<br>10<br>2.1<br>-0.6 | 8.40<br>8.01 | V/V<br>V/V<br>ppm/°C<br>ppm/mV<br>ppm/mV | | Gain Nonlinearity $ \begin{array}{ll} & \text{for} -200\text{mV} < \text{V}_{\text{IN}^+} < 200\text{mV} \\ & \text{for} -100\text{mV} < \text{V}_{\text{IN}^+} < 100\text{mV} \\ & \text{vs} \text{ Temperature}^{(6)} \\ & \text{vs} \text{ V}_{\text{S}_2}^{(6)} \\ \end{array} $ | -200mV < V <sub>IN</sub> + < 200mV<br>-200mV < V <sub>IN</sub> + < 200mV<br>-200mV < V <sub>IN</sub> + < 200mV | | 0.2<br>0.1<br>-0.001<br>-0.005<br>-0.007 | 0.35<br>0.25 | %<br>%<br>% pts/°C<br>% pts/V<br>% pts/V | | OUTPUT Voltage Range High Low Common-Mode Voltage Current Drive <sup>(7)</sup> Short-Circuit Current Output Resistance vs Temperature | $V_{IN}+ = +500 \text{mV}$ $V_{IN}+ = -500 \text{mV}$ $-40^{\circ}\text{C} < \text{T}_{\text{A}} < 85^{\circ}\text{C}, 4.5 \text{V} < \text{V}_{\text{S1}} < 5.5 \text{V}$ $V_{\text{OUT}} = 0 \text{V or } V_{\text{OUT}} = \text{V}_{\text{S2}}$ | 2.2 | 3.61<br>1.18<br>2.39<br>1<br>9.3<br>11<br>0.6 | 2.6 | V<br>V<br>V<br>mA<br>mA<br>Ω<br>%/°C | | FREQUENCY RESPONSE Bandwidth -3dB -45° Rise/Fall Time (10% - 90%) Propagation Delay to 10% | -40°C to 85°C<br>-40°C to 85°C<br>-40°C to 85°C | 50 | 85<br>35<br>4.3 | 6.6<br>3.3 | kHz<br>kHz<br>µs<br>µs | | to 50%<br>to 90%<br>POWER SUPPLIES<br>Rated Voltage | -40°C to 85°C<br>-40°C to 85°C | 4.5 | 3.4<br>6.3<br>5.0 | 5.6<br>9.9 | μs<br>μs<br>V<br>V | | $V_{S2}$ | + = 200mV, -40°C < T <sub>A</sub> < 85°C, 4.5V < V <sub>S1</sub> < -40°C < T <sub>A</sub> < 85°C, 4.5V < V <sub>S1</sub> < 5.5V | 4.5<br>5.5V | 10.7<br>11.6 | 5.5<br>15.5<br>15.5 | mA<br>mA | | TEMPERATURE RANGE Specification Operating Storage $\theta_{\text{C-A}}$ | | -40<br>-40<br>-55 | 86 | 85<br>100<br>125 | °C/W | NOTES: (1) This part may also be used in Pollution Degree 3 environments where the rated mains voltage is 300Vrms (per DIN VDE0109/12.83). (2) IMRR = 20 log $(\partial V_{IN}/\partial V_{ISO})$ . (3) Time averaged value. (4) $V_{IN^+} = V_{IN^-} = V_{CM}$ . CMRR = 20 log $(\partial V_{CM}/\partial V_{OS})$ . (5) The slope of the best-fit line of $(V_{OUT_+} - V_{OUT_-})$ vs $(V_{IN_+} - V_{IN_-})$ . (6) Change in nonlinearity vs temperature or supply voltage expressed in number of percentage points per °C or volt. (7) For best offset voltage performance. (8) For devices with minimum $V_{ISO}$ specified at 3750Vrms, each isolation amplifier is proof-tested by applying an insulation test voltage $\geq$ 4500Vrms for 1 second (leakage current $< 5\mu$ A). This specification does not guarantee continuous operation. (9) Pins 1-4 are shorted together and pins 5-8 are shorted together for this test. BURR-BROWN® #### PIN CONFIGURATION ## ▲ ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltages: V <sub>s1</sub> , V <sub>s2</sub> | 0V to 5.5V | |----------------------------------------------------|--------------------------------| | Steady-State Input Voltage | –2V to V <sub>s1</sub> + 0.5V | | 2 Second Transient Input Voltage | 6.0 <b>V</b> | | Output Voltages: Vour+, Vour | 0.5V to V <sub>s2</sub> + 0.5V | | Lead Temperature Solder (1.6mm below seat | ting plane, 10s) 260°C | #### PACKAGE INFORMATION(1) | MODEL | PACKAGE | PACKAGE DRAWING<br>NUMBER | |----------|---------------------------------------|---------------------------| | ISO130P | 8-Pin Plastic DIP | 006-3 | | ISO130PB | 8-Pin Plastic DIP | 006-3 | | ISO130U | 8-Pin Gull-Wing Plastic Surface Mount | 006-2 | | ISO130UB | 8-Pin Gull-Wing Plastic Surface Mount | 006-2 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book. #### ORDERING INFORMATION | MODEL | PACKAGE | GAIN ERROR<br>(MAX) | |----------|---------------------------------------|-------------------------| | ISO130P | 8-Pin Plastic DIP | ±5% (mean value = 8.00) | | ISO130PB | 8-Pin Plastic DIP | ±1% (mean value = 7.93) | | ISO130U | 8-Pin Gull-Wing Plastic Surface Mount | ±5% (mean value = 8.00) | | ISO130UB | 8-Pin Gull-Wing Plastic Surface Mount | ±1% (mean value = 7.93) | The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. ## **TYPICAL PERFORMANCE CURVES** At $T_A = 25^{\circ}\text{C}$ , $V_{S1}$ , $V_{S2} = 5.0 V_{DC}$ , $V_{IN}^+$ , $V_{IN}^- = 0 V$ unless otherwise noted. # TYPICAL PERFORMANCE CURVES (CONT) At $T_A = 25^{\circ}C$ , $V_{S1}$ , $V_{S2} = 5.0V_{DC}$ , $V_{IN}^+$ , $V_{IN}^- = 0V$ unless otherwise noted. # TYPICAL PERFORMANCE CURVES (CONT) At $T_A = 25^{\circ}C$ , $V_{S1}$ , $V_{S2} = 5.0V_{DC}$ , $V_{IN}^+$ , $V_{IN}^- = 0V$ unless otherwise noted. # TYPICAL PERFORMANCE CURVES (CONT) At $T_A = 25^{\circ}C$ , $V_{S1}$ , $V_{S2} = 5.0V_{DC}$ , $V_{IN}^+$ , $V_{IN}^- = 0V$ unless otherwise noted. ## THEORY OF OPERATION The ISO130 isolation amplifier (Figure 1) uses an input and output section galvanically isolated by a high speed optical barrier built into the plastic package. The input signal is converted to a time averaged serial bit stream by use of a sigma-delta analog-to-digital converter and then optically transmitted digitally across the isolation barrier. The output section receives the digital signal and converts it to an analog voltage, which is then filtered to produce the final output signal. Internal amplifiers are chopper-stabilized to help maintain device accuracy over time and temperature. The encoder circuit eliminates the effects of pulse-width distortion of the optically transmitted data by generating one pulse for every edge of the converter data to be transmitted. This coding scheme reduces the effects of the non-ideal characteristics of the LED, such as non-linearity and drift over time and temperature. #### ISOLATION AND INSULATION SPECIFICATIONS The performance of the isolation barrier of the ISO130 is specified with three specifications, two of which require high voltage testing. In accordance with UL1577, the barrier integrity of each isolation amplifier is proof-tested by applying an insulation test voltage greater than or equal to 4500Vrms for one second. This is to guarantee the isolation amplifier will survive a 3750V transient voltage. The barrier leakage current test limit is $5\mu A$ . Pins 1-4 are shorted together and pins 5-8 are shorted together during the test. This test is followed by the partial discharge isolation voltage test as specified in the German VDE0884. This method requires the measurement of small current pulses (<5pico Colomb) while applying 960Vrms across every ISO130 isolation barrier. This guarantees 600Vrms continuous isolation ( $V_{\rm ISO}$ ) voltage. No partial discharge may be initiated to pass this test. This criterion confirms transient overvoltage (1.6 x 600Vrms) protection without damage to the ISO130. This test method represents "state of the art" for nondestructive high voltage reliability testing. It is based on the effects of nonuniform fields that exist in heterogeneous dielectric material during barrier degradation. In the case of void nonuniformities, electric field stress begins to ionize the void region before bridging the entire high voltage barrier. The transient conduction of charge during and after the ionization can be detected externally as a burst of 0.01 to 0.1µs current pulses that repeat on each AC voltage cycle. The minimum AC barrier voltage that initiates partial discharge is defined as the "inception voltage". Decreasing the barrier voltage to a lower level is required before partial discharge ceases and is defined as the "extinction voltage". FIGURE 1. Block Diagram of ISO130 Isolation Amplifier. FIGURE 2. Isolation Mode Rejection and Transient Immunity Test Circuit. Both tests are 100% production tests. The partial discharge testing of the ISO130 is performed after the UL1577 test criterion giving more confidence in the barrier reliability. The third guaranteed isolation specification for the ISO130 is Transient Immunity (TI), which specifies the minimum rate of rise or fall of an isolation mode noise signal at which small output perturbations begin to occur. An isolation mode signal is defined as a signal appearing between the isolated grounds, GND<sub>1</sub> and GND<sub>2</sub>. Isolation Mode Voltage (IMV) is the voltage appearing between isolated grounds. Under certain circumstances this voltage across the isolation barrier can induce errors at the output of the isolation amplifier. Figure 2 shows the Transient Immunity Test Circuit for the ISO130. In this test circuit a pulse generator is placed between the isolated grounds (GND<sub>1</sub> and GND<sub>2</sub>). The inputs of the ISO130 are both tied to GND<sub>1</sub>. A difference amplifier is used FIGURE 3. Typical Transient Immunity Failure Waveform. to gain the output signal of the ISO130. A Transient Immunity failure is determined when the output of the ISO130 changes by more than 50mV as illustrated in Figure 3. Finally, Isolation Mode Rejection Ratio (typically >140dB for the ISO130) is defined as the ratio of differential signal gain to the isolation mode gain at 60Hz. The magnitude of the 60Hz voltage across the isolation barrier during this test is not so large as to cause Transient Immunity errors. The Isolation Mode Rejection Ratio should not be confused with the Common Mode Rejection Ratio. The Common Mode Rejection Ratio defines the relationship of differential signal gain (signal applied differentially between pins 2 and 3) to the common mode gain (input pins tied together and the signal applied to both inputs at the same time). ## **APPLICATIONS INFORMATION** #### **APPLICATION CIRCUITS** Figure 4 illustrates a typical application for the ISO130. In this motor control circuit, the current that is sent to the motor is sensed by the resistor, $R_{SENSE}$ . The voltage drop across this resistor is gained up by the ISO130 and then transmitted across the isolation barrier. A difference amplifier, $A_2$ , is used to change the differential output signal of the ISO130 to a single ended signal. This voltage information is then sent to the control circuitry of the motor. The ISO130 is particularly well suited for this application because of its superior Transient Immunity ( $10kV/\mu s$ , max) and its excellent immunity to RF noise. FIGURE 4. ISO130 Used to Monitor Motor Current. The current-sensing resistor should have a relatively low value of resistance (to minimize power dissipation), a fairly low inductance (to accurately reflect high-frequency signal components), and a reasonably tight tolerance (to maintain overall circuit accuracy). #### LAYOUT SUGGESTIONS - 1. Bypass capacitors should be located as close as possible to the input and output power supply pins. - 2. In some applications, offset voltage can be reduced by placing a 0.01μF capacitor from pin 2 and/or pin 3 to GND<sub>1</sub>. This noise can be caused by the combination of long input leads and the switched-capacitor nature of the input circuit. This capacitor(s) should be placed as close to the isolation amplifier as possible. - 3. The trace lengths at input should be kept short or a twisted wire pair should be used to minimize EMI and inductance effects. For optimum performance, the input signal should be as close to the input pins a possible. - 4. A maximum distance between the input and output sides of the isolation amplifier should be maintained in the layout in order to minimize stray capacitance. This practice will help obtain optimal Isolation Mode performance. Ground planes should not pass below the device on the PCB. - Care should be taken in selecting isolated power supplies or regulators. The ISO130 can be affected by changes in the power supply voltages. Carefully regulated power supplies are recommended. - 6. For improved nonlinearity and nonlinearity temperature drift performance, pin 3 should be tied to GND<sub>1</sub> and the input voltage range of pin 2 should be less than 100mV. BURR-BROWN® **ISO130** 11