### **QAM Cable Demodulator** # **HITACHI** November 1996 #### **Description** The HD49428F is a complete 256/64 QAM demodulator implementation suitable for use in Cable set-top applications. It can operate in systems using symbol rates up to 5.5 Mbauds. The HD49428F uses a fully digital state of the art QAM Demodulator architecture which combines high performance with low overall system cost. The architecture uses 8-bit samples of the incoming analog signal, thus requiring an inexpensive analog-to-digital coverter. The Demodulator is designed to handle 256 or 64 QAM signals and automatically recognizes the QAM type of the incoming signal. The HD49428F also integrates a number of peripheral functions which help to optimize System cost and performance. These include a general purpose Microprocessor Port, a Serial Port and timing generation for FEC system. The chip allows the System Designer to choose between these various capabilities through hardwiring of external pins. The various parameters of the QAM demodulator system are programmable by the user via the microprocessor port or the serial port. These can be programmed to fine-tune the performance of the QAM demodulator system. However, the chip can also function in a stand-alone mode using default parameters resulting in a low cost system. #### **Features** - Single Chip 256/64 QAM Cable Demodulator - Supports up to 5.5 MBaud rates, fully synchronous design - Fully Digital Implementation includes - AGC - Nyquist Filter - Symbol Timing Recovery - Adaptive Equalizer - Carrier Recovery - Automatic QAM type detection - Onchip Peripheral functions include - General Purpose Microprocessor Port - I<sup>2</sup>C (TM) Compatible Serial Port - Timing Generation for FEC System - Standalone or microcontroller assisted operation - Optimal System Implementation - Requires only one 8 bit A/D - Standard 80 Pin PQFP Package #### **Block Diagram** ### 64 QAM Performance Specification #### **Guidelines for Linterpreting QAM Performance Specification** - 1. The specified impaired signal conditions are for single impairments only, unless otherwise noted. - 2. In order to state a threshold Signal/Noise ratio vs. BER performance for the complete system including error correction, we assume a nominal FEC performance. We assume that the FEC provides 5.8 dB coding gain at an error rate of 10-8 after error correction. This means that the Signal/Noise at the demodulator output can be 5.8 dB below the theoretical Signal/Noise required for an uncoded error rate of 10-8. - 3. Consistent with our assumption that these specifications are single-impairment unless noted, our performance specifications are referenced to the input of the demodulator IC. This is equivalent to assuming a perfect 8-bit A/D converter. If the actual A/D converter has less than eight effective bits, this quantization represents an additional noise source which degrades performance. (Examples: an A/D of 7.5 effective bits degrades 64-QAM performance by less than 011 dB: an A/D of 7 effective bits degrades performance by about 0.2 dB.) Table 1. 64 QAM Performance Specification | Parameter | Specification | | | | | | |----------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|--|--| | Frequency | +/- 125 kHz | | | | | | | Phase noise: | -73 dBc/Hz at 10 kHz from carrier | | | | | | | CNR | 23 dB signal power to noise power in 5 MHz for corrected BER of 10-8. See Guidelines above on FEC. | | | | | | | Hum (120 Hz Modulation) | 10% peak to peak Square hum (in | nfinite bandwidth) | | | | | | | 20% peak to peak Sinusoidal hun | n2 | | | | | | | 6% peak to peak Triangular hum | | | | | | | Residual FM | 50-kHz peak to peak deviation whe | en modulated by 120 Hz sine wave. | | | | | | Discrete RF Interference | Single tone -15 dBc | | | | | | | Multipath | Delay Amplitude | (Reflection/signal ratio) | | | | | | (when reference tap is | 0-300ns | 10db | | | | | | ~1/3 of total delay range of equalizer taps) | 300-700 ns | 10 dB | | | | | | or equalizer taps; | 700-1400 ns | 15 dB | | | | | | Spectral Tilt | +/- 5 dB | | | | | | | Saw Filter Ripple | < +/-0.50 dB | | | | | | | Saw Filter Group Delay<br>Variation | < +/- 75 ns | | | | | | | Acquisition Time: | < 100 ms | Operating Condition is -11 dB, 600 ns multipath, 26 dB SNR | | | | | | Acquisition Time | < 100 ms | Operating Condition is -73 dBc @10 kHz phase noise, 26 dB SNR | | | | | | Dynamic multipath | Single multipath at 1 μs: | | | | | | | | -20 dBc, phase rotation = 5 Hz. | -20 dBc, phase rotation = 5 Hz. | | | | | | AGC Voltage | 0–5 Volts | | | | | | #### 64 QAM Soft Decision Levels Figure 2 64 QAM Soft Decision Levels The 64 QAM soft decisions are available as 7 bit outputs for each I and Q and are available on ports ISYM[7:1] and QSYM[7:1] in the non-mux mode. The QAM constellation is shown in the figure above. This assumes that the 7 bit symbols are interpreted as signed 2's complement numbers. #### 256 QAM Performance Specifications #### **Guidelines for the Interpretation of These Specifications** - 1. The specified impaired signal conditions are for single impairments only, unless otherwise noted. - 2. In order to state a threshold Signal/Noise ratio vs. BER performance for the complete system including error correction, we assume a nominal FEC performance. We assume that the FEC provides 5.8 dB coding gain at an error rate of 10-8 after error correction. This means that the Signal/Noise at the demodulator output can be 5.8 dB below the theoretical Signal/Noise required for an uncoded error rate of 10-8. - 3. Consistent with our assumption that these specifications are single-impaired unless noted, our performance specifications are referenced to the input of the demodulator IC. This is equivalent to assuming a perfect 8-bit A/D converter. If the actual A/D converter has less than eight effective bits, this quantization represents an additional noise source which degrades performance. (Examples:an A/D of 7.5 effective bits degrades 256-QAM performance by less than $0.1~\mathrm{dB}$ ; an A/D of 7effective bits degrades performance by about $0.5~\mathrm{dB}$ .) Table 2. 256 QAM Specification | Parameter | Specification | | |----------------------------------------------|-------------------------|-----------------------------------------------| | Frequency | +/-125 kHz | | | Phase noise: | -77 dBc/Hz at 10 kHz | from carrier | | CNR | 30 dB for corrected B | ER of 10-8. See Guidelines above on FEC. | | Hum | 7% peak to peak S | quare hum (infinite bandwidth) | | (120 Hz Modulation) | 18% peak to peak S | inusoidal hum | | | 23% peak to peak T | riangular hum | | Residual FM | 50 kHz peak to peak | deviation when modulated by 120 Hz sine wave. | | Discrete RF<br>Interference | Single tone -21 dBc | | | Multipath | Delay Amplitude | (reflection/signal ratio) | | (when reference tap is | 0-300 ns | -10db | | ~1/3 of total delay range of equalizer taps) | 300-700 ns | -13 dB | | | 700-1400 ns | -15 dB | | Spectral Tilt | +/- 3dB | | | Saw Filter Ripple | < +/- 0.2 dB | | | Preferred SAW Filter | 0.1 dB Bandwidth | 5 Mhz | | Shape | > 40 dB Rejection | 6 Mhz | | Saw Filter Group Delay<br>Variation | < +/-20ns | | | Acquisition Time: | <150 ms | Operating Condition is | | | | -15 dB, 600 ns multipath, 33dB SNR | | Acquisition Time: | <100 ms | Operating Condition is | | | | -77 dBc @10 kHz phase noise, 33dB SNR | | Dynamic multipath | Single multipath at 1 j | μs: | | | -20 dBc, phase rotation | on = 5 Hz. | | AGC Voltage | 0-5 Volts | | #### 256 QAM Soft Decision Levels Figure 3 256 QAM Soft Decision Levels The 256 QAM soft decisions are available as 8 bit outputs for each I and Q and are available on ports ISYM[7:0] and QSYM[7:0] in the non-multiplexed mode. The QAM constellation is shown in the figure above. This assumes that the 8 bit symbols are interpreted as signed 2's complement numbers. ## **Detailed I/O Description** Table 3. Detailed Pin Description | Pin Name | Туре | Description | Number of Pins | |------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | SIG[7:0] | I | Sampled input signal (From A/DConverter.) Can be signed or unsigned | 8 | | AGCCNTRL | 0 | Sigma-Delta modulated control output. This signal is externally low-pass filtered and then used to control gain of an analog AGC amplifier or attenuator. | 1 | | VCXOCNTRL | 0 | Sigma-Delta modulated control output. This signal is externally low pass filtered and then used to control the frequency of a VCXO. | 1 | | ISYM[7:0] | 0 | In-phase soft decision output . | 8 | | QSYM[7:0] | 0 | Quadrature-phase soft decision output | 8 | | LOCK | 0 | Carrier Recovery Lock Indicator | 1 | | CLK4XIN | 1 | The clock input is 4x Symbol rate. | 1 | | CLK27IN | 1 | TTL clock input for 27Mhz clock | 1 | | CLK4X | 0 | A/D sampling clock at 4x Symbol rate | 1 | | PLL27CNTRL | 0 | Control output for controlling external VCO which produces the 27m clock | 1 | | CLK2X | 0 | 2x symbol rate clock suitable for FEC. | 1 | | CLK1X | 0 | Symbol rate clock | 1 | | CS/SCL | 1 | Chip Select Input for general purposer $\mu P$ interface. | 1 | | | | SCL (clk) input for -l <sup>2</sup> C interface. | | | R/W | 1 | Read/Write indicator for general purpose μP I/F | 1 | | WAIT | 0 | Open Drain Output for general purpose $\mu P$ I/F. Deassertion (low) of this signal after start of a transaction indicates to the master that the slave chip is ready to complete the transaction. | 1 | | ADDR/DATA | 1 | Chooses accessing of internal address pointer register or the register pointed to for general purpose $\mu\text{P}$ I/F | 1 | | SEL-I2C | 1 | Selects -l <sup>2</sup> C or μP Interface | 1 | | D[0]/SDA | Bi | SELI2C = 0: Bidirectional Data pin D[0] for μP I/F | 1 | | | | SELI2C=1: -I <sup>2</sup> C I/O data pin. | | | D[7:1] | Bi | SELI2C = 0: General Purpose $\mu P$ Interface bidiractional Data bus. | 6 | | | | When SEL12C= 1μP: -l <sup>2</sup> C Device Address input | | | RESET | I | Master Reset. This resest initializes all the internal circuits to their default states. | 1 | | SCAN | 1 | For Test Purposes only | 1 | | Test | I | For Test Purposes only | 1 | Table 3. Detailed Pin Description (cont) | Pin Name | Туре | Description | Number of Pins | |----------|------|-----------------|----------------| | NC | | Not connected | 3 | | VSS | Р | Ground Pins | 16 | | VDD | Р | 5 V Supply Pins | 12 | ### **Programming** The HD49428F contains a number of on-chip registers which can be programmed to optimize the performance of the QAM demodulation System. It also contains a number of on-chip status registers which can be read by the system for diagnostic purposes. The chip can also function in a stand-alone mode using no external programming. This stand-alone mode uses default register values and is suitable for a low cost system implementation. #### **Program Registers** Table 4. Program Registers | Register Name | Addr | Pos | Descri | ption | |-------------------------------|------|-------|--------|---------------------------------------------------------------| | EQUALIZER<br>CENTER TAP | 24 | [3:0] | d7 | Equalizer center tap location | | AGC POWER<br>REFERENCE | 25 | [7:0] | d64 | Power Reference for AGC | | BIT SYNC<br>LOCK<br>THRESHOLD | 26 | [7:0] | d32 | Lock Threshold for Bit Timing Recovery Loop | | AGC INVERT | 27 | [0:0] | 0 | Pos. External AGC gain slope | | | | | 1 | Neg. External AGC gain slope | | AGC LOCK<br>ENABLE | 27 | [1:1] | 0 | Updating of Equalizer is always done regardless of AGC lock. | | | | | 1 | Updating of Equalizer is done only when AGC lock is achieved. | | AGC GAIN | 27 | [3:2] | 00 | Fast AGC loop gain | | | | | 01 | Medium fast | | | | | 10 | Medium slow | | | | | 11 | Slow AGC Loop Gain | | VCXO | 27 | [4:4] | 0 | Neg. xfer function VCXO slope | | POLARITY | | | 1 | Pos. xfer function VCXO slope | | BIT SYNC | 27 | [5:5] | 0 | Constant timing loop gain | | LOCK_ENABLE | | | 1 | Lowered loop gain in lock mode. | Table 4. Program Registers (cont) | Register Name | Addr | Pos | Descrip | otion | |-------------------------------------------|------|-------|---------|------------------------------------------------------------------------------------------------------------| | BIT SYNC | 27 | [7:6] | 00 | High VCXO loop gain | | GAIN | | | 01 | Medium high | | | | | 10 | Medium low | | | | | 11 | Low VCXO loop gain | | INPUT SIGNAL | 28 | [0:0] | 0 | input is unsigned (0 to 255) | | TYPE | | | 1 | input is signed(-128 to 127) | | AUTOMATIC | 29 | [1:0] | 00 | Automatic QAM detection. | | QAM<br>DETECTION | | | | Initialized to 64 QAM | | DETECTION | | | 10 | Automatic QAM detection. | | | | | | Initialized to 256 QAM | | | | | 01 | Force 64 QAM Acquisition | | | | | 11 | Force 256 QAM Acquisition | | SWAP IQ | 29 | [2:2] | 0 | I and Q outputs not swapped | | OUTPUT | | | 1 | I and Q outputs swapped | | | | | | | | OUTPUT TYPE | 29 | [3:3] | 0 | Outputs are unsigned (0 to 255) | | | | | 1 | Outputs are signed (-128 to 127) | | TONE | 29 | [4:4] | 0 | Enable Tone Canceler | | CANCELER | | | 1 | Disable Tone Canceler | | IMPULSE | 29 | [5:5] | 0 | Disable Impulse blanker | | BLANKER<br>CONTROL | | | 1 | Enable Impulse blanker | | TONE | 29 | [7:6] | 00 | -1.75 MHz w.r.t Carrier Freq (NTSC co-channel quadrant) | | CANCELER<br>PREFILTER | | | 01 | +2.0 Mhz w.r.t. Carrier Freq | | QUADRANT | | | 10 | -0.5 Mhz w.r.t. Carrier Freq | | | | | 11 | 0.75 Mhz w.r.t Carrier Freq | | Q256<br>DECISION<br>DIRECTED AGC<br>LIMIT | 30 | [7:0] | d112 | Absolute value limit below which symbols are used to update decision directed AGC circuit in 256 QAM mode. | | Q64<br>ACQUISITION<br>MODULUS | 31 | [7:0] | d84 | Radius square size of constellation, below which during acquisition, no carrier updating occurs. | | Q256<br>ACQUISITION<br>MODULUS. | 32 | [7:0] | d84 | Radius square size of constellation, below which during acquisition, no carrier updating occurs. | Table 4. Program Registers (cont) | Register Name | Addr | Pos | Descript | tion | |-----------------------------------------|------|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------| | Carrier Recovery | 33 | [7:6] | 00 | High gain | | lock mode PLL | | | 01 | Medium high | | 1st order gain | | | 10 | Medium low | | | | | 11 | Low gain | | Carrier Recovery | 33 | [5:4] | 00 | High gain | | lock mode PLL | | | 01 | Medium high | | 2nd order gain | | | 10 | Medium low | | | | | 11 | Low gain | | Carrier Recovery | 33 | [3:2] | 00 | High gain | | Acq. mode PLL | | | 01 | Medium high | | 1st order gain | | | 10 | Medium low | | | | | 11 | Low gain | | Carrier Recovery | 33 | [1:0] | 00 | High gain | | Acq. mode PLL | | | 01 | Medium high | | 2nd order gain | | | 10 | Medium low | | | | | 11 | Low gain | | Q64 MSE<br>lock/nolock<br>Threshold | 34 | [7:0] | d92 | Mean square sliced error compared to this value for 64 QAM. lock condition is set if average error is below this limit. | | Q256 MSE<br>lock/nolock<br>Threshold | 35 | [7:0] | d38 | Mean square sliced error compared to this value for 256 QAM. lock condition is set if average error is below this limit. | | Constellation<br>magnitude<br>Threshold | 36 | [7:0] | d136 | Constellation magnitude (size) is compared to this value.<br>Magnitude lock is set if average magnitude is above this<br>limit. | | Tilt Detection<br>Threshold | 37 | [7:0] | d64 | Tilt error magnitude is compared to this value. Tilt lock is set if average tilt is below this limit. | | Carrier Lock<br>hysteresis | 38 | [1:0] | d1 | This value determines the number of consecutive averaging periods for which carrier lock has been lost to change to acquisition mode. | | Impulse Count | 38 | [5:2] | d10 | This value determines the number of consecutive symbols to ignore once an impulse has been detected. | | Tone Cancel | 38 | [6:6] | 0 | Tone canceler Prefilter enabled | | Prefilter | | | 1 | Tone Canceler Prefilter disabled | | auto_reset | 38 | [7:7] | 0 | Auto reset is enabled | | | | | 1 | Auto reset is disabled System will automatically perform a soft reset if carrier lock is not achieved in about 4 seconds | Table 4. Program Registers | Register Name | Addr | Pos | Description | | |------------------------------|------|-------|-------------|----------------------------------------------------------| | Impulse | 39 | [7:6] | | Scale factor used for dynamic impulse detection circuit. | | detection<br>Multiplies | | | 00 | Large multiplier | | Multiplies | | | 01 | medium large | | | | | 10 | medium low | | | | | 11 | Low multiplier | | Impulse | 39 | [5:4] | 00 | Large limit | | detection<br>Threshold limit | | | 01 | Medium large | | (256 QAM) | | | 10 | Medium small | | (230 QAIVI) | | | 11 | Small limit | | Impulse | 39 | [3:2] | 00 | Large limit | | detection<br>Threshold limit | | | 01 | Medium large | | (64 QAM) | | | 10 | Medium small | | (04 QAIVI) | | | 11 | Small limit | | Output Mux | 45 | [0:0] | 0 | Non-Mux Mode | | | | | 1 | Mux mode | | VCO slope | 45 | [1:1] | 0 | Negative slope | | | | | 1 | Positive slope | ### Status Registers Table 5. Status Registers | Register Name | Addr | Position | Description | |---------------|------|----------|-------------------------------------------------------| | ITAP[1] | 0 | [7:0] | In-Phase tap weight of Adaptive Equalizer (tap [1]) | | QTAP[1] | 1 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[2] | 2 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[2] | 3 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[3] | 4 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[3] | 5 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[4] | 6 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[4] | 7 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[5] | 8 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[5] | 9 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[6] | 10 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[6] | 11 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | Table 5. Status Registers (cont) | Register Name | Addr | Position | Description | |-------------------|------|----------|---------------------------------------------------------------------------------------------------------| | ITAP[7] | 12 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[7] | 13 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[8] | 14 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[8] | 15 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[9] | 16 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[9] | 17 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[10] | 18 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[10] | 19 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[11] | 20 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | QTAP[11] | 21 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1]) | | ITAP[12] | 22 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1])(tap[12]) | | QTAP[12] | 23 | [7:0] | Quadrature tap weight of Adaptive equalizer (tap [1])(tap[12]) | | AGC LOCK | 28 | [1:1] | AGC lock (0=F, 1=T) | | BIT SYNC LOCK | 28 | [2:2] | Bitsync Lock (0=F, 1=T) | | CARRIER LOCK | 39 | [0:0] | Carrier recovery lock (0=F, 1=T) | | QAM TYPE<br>FOUND | 39 | [1:1] | Automatic QAM detection circuit results, 0=64, 1=256 | | AVG ERROR<br>LSB | 40 | [7:0] | This 16 bit register contains the sliced error value summed over 4096 symbols (used for SNR estimation) | | AVG ERROR<br>MSB | 41 | [7:0] | | | FREQ OFFSET | 42 | [7:0] | Frequency offset of carrier recovery loop. | | VCXO<br>CONTROL | 43 | [7:0] | VCXO control signal, used for monitoring bit timing circuit | | AGC CONTROL | 44 | [7:0] | AGC control signal, used for monitoring AGC circuit | | REV NUMBER | 46 | [7:0] | QAM demod chip rev number | ### **Control Interfaces** The programming and status registers can be accessed via the chip's control interface. For maximum System flexibility, a general purpose Microprocessor Interface and an -I<sup>2</sup>C (TM) compatible serial interface are available on the chip. The two interfaces share I/O pins, and only one Interface can be selected in a system implementation by hardwiring the SELI2C input appropriately. Details of each interface are given below. #### General Purpose µP Interface The following I/O pins constitute the $\mu P$ Interface. The $\mu P$ interface is available when the SELI2C pin is low. The following table gives a detailed description of the I/O pins involved. Table 6. General Purpose μP Interface | Pin Name | Туре | Description | |-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | I | The chip select input activates a transaction. The type of the transaction is determined by the state of the R/W and ADDR/DATA pins. The WAIT output deasserts itself when the chip is ready to complete the transaction. The external microcontroller then finishes the transaction by de-asserting the CS pin. | | R/W | ı | This input indicates whether a transaction will be read or write transaction. In a read transaction, data from an on-chip register will be read by the external controller. In a write transaction, data will be written into one of the chip's on-chip registers. | | ADDR/DATA | ĀI | When this input is asserted during a write, data from the D[7:0] bus is written into the on-chip address pointer register. When this input is de-asserted, an on-chip register pointed to by the address pointer register is read or written. | | D[7:0] | Bi | This bidirectional parallel bus is used to read and write on-chip registers. | | WAIT | 0 | This is a tristate output. It is driven only when the chip is selected (by asserting $\overline{\text{CS}}$ input). The chip indicates that it is ready to complete the transaction by deasserting this pin. The transaction is formally complete when the external controller de-asserts $\overline{\text{CS}}$ input. | This interface uses an indirect addressing mode for accessing the on-chip registers. The Address Pointer Register acts as the pointer. Hence, a random register access typically will require 2 I/F transactions. During the first transaction, addr\_mode input is asserted, and the address of the register that needs to be accessed is written to the Address Pointer Register. During the next transaction, the appropriate register is accessed. However, if registers are to be accessed sequentially, then an autoincrement feature will allow one access per transaction for all subsequent sequential accesses. Figure 4 µP Interface Protocol #### Serial Interface The Serial interface is active when the SELI2Cinput pin is wired high. The serial interface is $-I^2C$ (TM) compatible and involves the following I/O pins. Table 7. Serial Interface | Pin Name | Туре | Description | |------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------| | SDA (D[0]) | 1/0 | This is the bidirectional data pin of the -I <sup>2</sup> C (TM) compatible serial interface. | | SCL (CS) | l | This is the clock pin of the -I <sup>2</sup> C (TM) compatible interface. Since the chip is programmed to be a slave only, this is an input pin. | The -I<sup>2</sup>C compatible serial interface is configured to be a slave. #### -I<sup>2</sup>C Protocol The following figure describes the -I2C protocol that is implemented and timing relationship between various pins in a serial transfer. As shown, the SDA pin can change state during the low period of the SCL pin. The two exceptions to this rule occur during the start and stop conditions. During the "start" condition, SDA pin makes a high to low transition while the SCL pin is high. A low to high transition of SDA pin while SCL is high represents a "stop" condition. -I2C (TM) specification requires that each transaction is in multiples of 8 serial clocks with the MSB bit transmitted first. Each 8-bit transaction is ended by the receiver sending an acknowledgement by driving the SDA pin low as shown. Figure 5 I2C Address and Data Protocol An -I2C serial transfer begins with a -I2C master (usually a micro-controller) starting a new transaction. Each such transaction is composed of multiple transfers, each of which involves a 8-bit serial transfer followed by an acknowledgement from the receiver, as described in the previous paragraph. The first serial transfer in a transaction involves the I2C master broadcasting a 7-bit I2C device address over the bus. The 8th bit of this transfer indicates the direction of subsequent transfers. A "1" indicates that the -I2C master wants to read from a slave device and a "0" indicates that the -I2C master wants to write to a slave device. The addressed device sends an acknowledgement if it is available. A typical transaction is shown in figure 4. The address byte (7 bits of address and read/write bit) is referred to as byte A. Subsequent data bytes are referred to as D0 to Dn. This terminology is used in all subsequent discussions. Figure 6 I2C Address and Data Protocol #### **Programming Protocol** -I2C is a serial transfer protocol that specifies how bytes of data are transferred over a serial interface. However the interpretation of what these bytes mean and the specification of the order in which they are sent is unique to each system. The HD49428F uses the -I2C bus to allow an external controller to access its on-chip registers. The on-chip registers are accessed using the address pointer register. A transaction can contain an arbitrary number of byte transfers. The direction of the transfer is set by the read/write bit (bit 0 in byte A). Write Transactions: A transaction is determined to be a write transaction when bit A[0] equals "0". During a write transaction, data is written to HD49428F on-chip registers by the -I2C master. The 6 LSBs of the 1st data byte (D0) are written to the address pointer register. We will refer to this address as A0. Byte D1 is written to register A0, byte D2 is written to register A0 + 1 and so on. **Read Transactions:** A transaction is determined to be a read transaction when bit A[0] equals "1". During a read transaction, data is read from HD49428Fx on-chip registers by the I2C master. During the first data transaction, the 6 LSBs of data byte D1 read from HD49428F represent the contents of the address pointer register. We will refer to this address location as A0. Byte D1 represents data from register at location A0, byte D2 represents data from location A0 + 1 and so on. The following table specifies the semantics. Table 8. HD49428F Serial Protocol Specification | Byte Name | Specification (Write) | Specification (read) | |-----------|------------------------------------------------------------------------|----------------------------------------------------------------------| | A | This is the address byte with following spe | ecification: A[7:1]: I <sup>2</sup> C slave address | | | A[0] = 0 | A[0] = 1 | | D0 | Byte is written to address pointer register and points to register A0. | Byte is read from address pointer register and points to register A0 | | D1 | Byte is written to register at address A0 | Byte is read fromregister at address | | | | AO | | D2 | Byte is written to register at address (A0 | Byte is read fromregister at address | | | + 1) | (A0 + 1) | | D3 | Byte is written to register at address (A0 | Byte is read fromregister at address | | | + 2) | (A0 + 2) | | Dn | Byte is written to register at address (A0 | Byte is read fromregister at address | | | + n - 1) | (A0 + n - 1) | ### **Timing Generation** The HD49428F accepts a master clock input which is 4x Symbol rate. The HD49428F provides a 4x Symbol rate clock for A/D trigger, and 2x and 1x symbol rate clocks for FEC system. The chip provides a VCO control output which can be used to implement a high performance phase-locked loop (PLL) using an inexpensive external VCO. This allows the generation of a phase locked 16/3x clock which can be used for the FEC system. Figure 7 Timing Generation ### Pinout Table 9. Pin Assignment | Pin No | Name | Туре | Type Sym | Notes | |--------|------------|------|----------|-------| | 1 | VSS | Р | G | | | 2 | VSS | Р | G | | | 3 | CLK4XIN | I | IC | | | 4 | NC | | | | | 5 | CLK27IN | I | IC | | | 6 | NC | | | | | 7 | PLL27CNTRL | 0 | O2 | | | 8 | VCXOCNTRL | 0 | 04 | | | 9 | AGCCNTRL | 0 | 04 | | | 10 | VDD | Р | V | | | 11 | SIG7 | 1 | IT | | | 12 | SIG6 | I | IT | | | 13 | SIG5 | I | IT | | | 14 | SIG4 | I | ΙΤ | | | 15 | SIG3 | I | ΙΤ | | | 16 | SIG2 | I | IT | | | 17 | SIG1 | I | ΙΤ | | | 18 | SIG0 | 1 | IT | | | 19 | VSS | Р | G | | | 20 | VSS | Р | G | | | 21 | VSS | Р | G | | | 22 | VSS | Р | G | | | 23 | VDD | Р | V | | | 24 | VDD | Р | V | | | 25 | QSYM0 | 0 | O2 | | | 26 | QSYM1 | 0 | O2 | | | 27 | QSYM2 | 0 | O2 | | | 28 | QSYM3 | 0 | O2 | | | 29 | QSYM4 | 0 | O2 | | | 30 | QSYM5 | 0 | O2 | | | 31 | VDD | Р | V | | | 32 | QSYM6 | 0 | O2 | | | 33 | QSYM7 | 0 | O2 | | | | | | | | Table 9. Pin Assignment (cont) | | /M0<br>/M0<br>ID | 0 | O4<br>O2<br>O2 | | |-----------------|------------------|-------|----------------|--| | 36 ISY<br>37 VD | /MO<br>D<br>D | 0 | | | | 37 VD | D<br>D | | O2 | | | | D | Р | | | | 38 VDI | | | V | | | | | Р | V | | | 39 VS | S | Р | G | | | 40 VS | S | Р | G | | | 41 VS | S | Р | G | | | 42 VS | S | Р | G | | | 43 ISY | /M2 | 0 | O2 | | | 44 ISY | /M3 | 0 | O2 | | | 45 ISY | /M4 | 0 | O2 | | | 46 ISY | /M5 | 0 | O2 | | | 47 ISY | /M6 | 0 | O2 | | | 48 ISY | /M7 | 0 | O2 | | | 49 NC | ; | | | | | 50 VDI | D | Р | V | | | 51 ADI | DR/DATA | I | IT | | | 52 CS | | I | IT | | | 53 RE | SET | I | IT | | | 54 WA | AIT | 0 | OZ8 | | | 55 D0 | | 0 | B8 | | | 56 D1 | | 0 | B8 | | | 57 D2 | | 0 | B8 | | | 58 D3 | | 0 | B8 | | | 59 VS | S | Р | G | | | 60 VS | S | Р | G | | | 61 VS | S | Р | G | | | 62 VS | S | Р | G | | | 63 VDI | D | Р | V | | | 64 VDI | DD | Р | V | | | 65 CL | K1X | 0 | O2 | | | 66 D4 | | BiDir | B8 | | | 67 D5 | | BiDir | B8 | | | 68 D6 | | BiDir | B8 | | Table 9. Pin Assignment (cont) | Pin No | Name | Туре | Type Sym | Notes | |--------|--------|-------|----------|-------| | 69 | D7 | BiDir | B8 | | | 70 | R/W | I | IT | | | 71 | VDD | Р | V | | | 72 | CLK2X | 0 | O2 | | | 73 | TEST | I | ITP | | | 74 | CLK4X | 0 | O2 | | | 75 | SCAN | 0 | ITP | | | 76 | SELI2C | I | ITP | | | 77 | VDD | Р | V | | | 78 | VDD | Р | V | | | 78 | VSS | Р | G | | | 80 | VSS | Р | G | | ### **DC** Characteristics Table 10. Absolute Maximum Ratings | Parameter | Abs Maximum | |-----------------------|-------------------| | Supply Voltage | 6.5 V. | | Input Voltage | -0.3 ~ VDD+0.3 V. | | Operating Temperature | 0 ~70 degrees C | | Storage Temperature | 125 degrees C | Table 11. DC Characteristics (Refer to table 9 to reference Pin Type Sym) | Sym | Pin Type<br>Sym | Min | Тур | Мах | Units | Test Conditions | Description | |------|-----------------|-----|-----|-----|-------|-------------------------------------------------------------|---------------------------------------| | VDD | V | 4.5 | 5 | 5.5 | ٧ | | Operating Power Supply<br>Voltage | | IDD | V | | 180 | | mA | Vdd=5.0V<br>Fclk=20.25Mhz<br>VIH = Vdd - 0.5V<br>VIL = 0.5V | Operating Supply Current | | VOH1 | O2 | 3.5 | | | ٧ | IOH = -2 mA<br>VDD=4.5V | Output High Level for 2 mA<br>Drivers | | VOH2 | O4 | 3.5 | | | V | IOH = -4 mA<br>VDD=4.5V | Output High Level for 4 mA<br>Drivers | Table 11. DC Characteristics (cont) (Refer to table 9 to reference Pin Type Sym) | Sym | Pin Type<br>Sym | Min | Тур | Max | Units | Test Conditions | Description | |------|-----------------|---------|-----|---------|-------|----------------------------|-----------------------------------------------| | VOH3 | B8,OZ8 | 3.5 | | | V | IOH = -8 mA<br>VDD=4.5V | Output High Level for 8 mA<br>Drivers | | VOL1 | O2 | | | 0.4 | V | IOL = 2 mA<br>VDD=4.5V | Output Low Level for 2 mA<br>Drivers | | VOL2 | 04 | | | 0.4 | V | IOL = 4 mA<br>VDD=4.5V | Output Low Level for 4 mA<br>Drivers | | VOL3 | B8,OZ8 | | | 0.4 | V | IOL = 8 mA<br>VDD=4.5V | Output Low Level for 8 mA<br>Drivers | | VIH1 | IC | 0.7xVdd | | Vdd | V | | Input high level for CMOS level input pins | | VIH2 | IT,ITP | 2.0 | | Vdd | V | | Input high level for TTL level input pins. | | VIL1 | IC | -0.3 | | 0.3xVdd | V | | Input low level for CMOS level input pins | | VIL2 | IT,ITP | -0.3 | | 0.8 | V | | Input low level for TTL level input pins. | | IIN | IC,IT | -1 | | 1 | uA | Vdd=5.5V | Input Current for non-pullup | | | | | | | | VIN = 5.5V or<br>VIN= 0 V. | inputs | | IIH | ITP | -10 | | +10 | uA | Vdd=5.5V | Input current for inputs with | | | | | | | | VIN = 5.5V | Pullups when input is high | | IIL | ITP | -500 | | | uA | Vdd=5.5V | Input current for inputs with | | | | | | | | VIN = 0.0 v | Pullups when input is low. | | IOZ | OZ8,B8 | -10 | | +10 | uA | Output = HIZ<br>Vdd=5.5V | Input current for bidirectional pins when pin | | | | | | | | VIN = 5.5V or VIN = 0.0V | is in high impedence state. | | RH1 | vexoentrl | | | | | | Output Resistance of P driver | | RL1 | vexoentrl | | | | | | Output Resistance of N<br>driver | | RH2 | pll27cntrl | | | | K | | Output Resistance of P driver | | RL2 | pll27cntrl | | | | K | | Output Resistance of N<br>driver | | RH3 | agcontrl | | | | K | | Output Resistance of P driver | | RL3 | agcentrl | | | | К | | Output Resistance of N<br>driver | ## 12. AC Characteristic Figure 8 Clock Inputs Table 12. Clock Inputs | Sym | Pin | Min | Тур | Max | Units | Test Conditions | Description | |--------|---------|-----------------|-------|-----------------|-------|-----------------|-------------------| | TC4XIP | CLK4XIN | 46.29 | 49.43 | | ns | SL= 0.5Vdd | CLK4XIN Period | | | | | | | | L1 = 0.7Vdd | | | TC4XIH | CLK4XIN | 15 | | | ns | L0 = 0.3Vdd | CLK4XIN HighTime | | TC4XIL | CLK4XIN | 15 | | | ns | | CLK4XIN LowTime | | TC27MP | CLK27IN | 25 | 37 | | ns | | CLK27IN Period | | TC27MH | CLK27IN | 0.4 x<br>TC27MP | | 0.6 x<br>TC27MP | ns | | CLK27IN High Time | | TC27ML | CLK27IN | 0.4 x<br>TC27MP | | 0.6 x<br>TC27MP | ns | | CLK27IN LowTime | Figure 9 Clock Inputs **Table 13. Clock Outputs** | Sym | PIN | Min | Тур | Max | Units | <b>Test Conditions</b> | Description | |------|-------|-----|-----|-----|-------|------------------------|--------------------------------------| | D4XF | CLK4X | | | 28 | ns | SL= 0.5Vdd | Delay from rising edge | | | | | | | | Cload=30pf | of clk4xin to falling edge of clk4x. | | D4XR | CLK4X | | | 28 | ns | SL+0.5Vdd | Delay from rising edge | | | | | | | | Cload=30pf | of clk4xin to falling edge of clk4x. | | D4XM | CLK4X | 0 | | 10 | ns | | Difference between<br>D4XF and D4XR | | D2XF | CLK2X | | | 18 | ns | SL=0.5Vdd | Delay from rising edge | | | | | | | | Cload=30pf | of clk4xin to falling edge of clk2x. | | D2XR | CLK2X | | | 18 | ns | SL=0.5Vdd | Delay from rising edge | | | | | | | | Cload=30pf | of clk4xin to rising edge of clk2x. | | D1XF | CLK1X | | | 18 | ns | SL= 0.5Vdd | Delay from rising edge | | | | | | | | Cload=30pf | of clk4xin to falling edge of clk1x. | | D1XR | CLK1X | | | 18 | ns | SL= 0.5Vdd | Delay from rising edge | | | | | | | | Cload=30pf | of clk4xin to rising edge of clk1x. | Figure 10 Input QAM Signal Table 14. Input QAM Signal | Sym | PIN | Min | Тур | Max | U | Test Conditions | Description | |-------|------------|------|-----|-----|----|-----------------|---------------------------------------------------------| | TSIGS | SIGIN[7:0] | 0 | | | ns | SL= 0.5Vdd | Setup time of SIGIN[[7:0] wrt | | | | | | | | L1 = 0.7Vdd | Falling edge of CLK4XIN | | | | | | | | L0 = 0.3Vdd | | | TSIGH | SIGIN[7:0] | D4XR | | | ns | | Hold time of SIGIN[[7:0] wrt<br>Falling edge of CLK4XIN | Figure 11 QAM Outputs in Multiplex Mode Table 15. QAM Outputs in Multiplex Mode | Sym | PIN | Min | Тур | Max | U | Test Conditions | Description | |--------|------------------------------|-----|-----|-----|----|-----------------|----------------------------------------------------------------------------------------------------------------| | TSMUXS | ISYM[7:0] | 20 | | | ns | SL= 0.5Vdd | Setup time of ISYM[7:0], | | | QSYM[0]<br>LOCK | | | | | Cload=30pf | QSYM[0] and LOCK wrt<br>rising edge of CLK2X<br>when output MUX mode<br>is selected. | | TSMUXH | ISYM[7:0]<br>QSYM[0]<br>LOCK | 20 | | | ns | | Hold time of ISYM[7:0],<br>QSYM[0] and LOCK wrt<br>rising edge of CLK2X<br>when output MUX mode<br>is selected | Figure 12 QAM Outputs in Nonmultiplex Mode Table 16. QAM Outputs in Multiplex Mode | Sym | Pin | Min | Тур | Max | Units | Test<br>Conditions | Description | |---------|------------------------|-----|-----|-----|-------|--------------------------|---------------------------------------------------------------------------------------------------------------| | TSNMUXS | ISYM[7:0]<br>QSYM[7:0] | 20 | | | ns | SL= 0.5Vdd<br>Cload=30pf | Setup time of ISYM[7:0],<br>QSYM[7:0] wrt rising edge<br>of CLK1X when output<br>NON-MUX mode is<br>selected. | | TSNMUXH | ISYM[7:0]<br>QSYM[7:0] | 20 | | | ns | SL= 0.5Vdd<br>Cload=30pf | Hold time of ISYM[7:0],<br>QSYM[7:0] wrt rising edge<br>of CLK1X when output<br>NON-MUX mode is<br>selected. | Figure 13 Microprocessor Write Cycle **Table 17. Microprocessor Write Cycle** | Sym | Pin | Min | Тур | Max | Units | Test<br>Conditions | Description | |-------|--------------------------------|-----------|-----|---------|-------|--------------------------|------------------------------------------------------| | TMPWS | Data[7:0] | TC4XIP | | | ns | SL= 0.5Vdd | Setup Time of | | | ADDR/DAT<br>A R/W | | | | | L1 = 0.7Vdd<br>L0=0.3Vdd | R/W,ADDR/DATA, and DATA[7:0] wrt CS. | | ТМРWН | Data[7:0]<br>ADDR/DAT<br>A R/W | TC4XIP | | | ns | | Hold Time of R/W,ADDR/DATA, and DATA[7:0] wrt CS. | | TWTWL | WAIT | | | TC4XIP | ns | SL=0.5Vdd | Delay from falling edge of | | | | | | *2 + 18 | | Cload=100pf | CS to falling edge of WAIT. | | | | | | | | Rpullp = $1K$ | | | TWTWH | WAIT | | | 10 | ns | Rpullup = 1K | Delay from rising edge of CS to rising edge of WAIT. | | TIDLE | CS | TC4XIP *2 | | | ns | SL= 0.5Vdd | Delay between consecutive | | | | | | | | L1 = 0.7Vdd<br>L0=0.3Vdd | microprocessor<br>transactions. | Figure 14 Microprocessor Read Cycle Table 18. Microprocessor Read Cycle | Sym | Pin | Min | Тур | Max | Units | Test<br>Conditions | Description | |--------|------------------|--------------|-----|------------------|-------|----------------------------------------|----------------------------------------------------------------------------| | TMPRS | ADDR/DATA<br>R/W | TC4XIP | | | ns | SL= 0.5Vdd<br>L1=0.7Vdd<br>L0=0.3Vdd | Setup Time of R/W,ADDR/DATA, and DATA[7:0] wrt CS. | | TMPRH | ADDR/DATA<br>R/W | TC4XIP | | | ns | SL= 0.5Vdd<br>L1=0.7Vdd<br>L0=0.3Vdd | Hold Time of R/W,ADDR/DATA, and DATA[7:0] wrt CS. | | TWTRL | WAIT | | | TC4XIP *6+<br>18 | ns | SL=0.5Vdd<br>Cload=100pf<br>Rpullup=1K | Delay from falling edge of $\overline{\text{CS}}$ to falling edge of WAIT. | | TWTRH | WAIT | | | 10 | ns | SL=0.5V<br>Cload=100pf<br>Rpullup=1K | Delay from rising edge of CS to rising edge of WAIT. | | TDAS | DATA[7:0] | 0 | | | ns | SL=0.5V<br>Cload=100pf | Setup time of DATA[7:0] wrt falling edge of WAIT. | | TDAREL | DATA[7:0] | 10 | | | ns | SL=0.5V<br>Cload=100pf | Delay between rising edge of CS and tristating of DATA | | TIDLE | CS | TC4XIP<br>*2 | | | ns | SL= 0.5Vdd<br>L1=0.7Vdd<br>L0=0.3Vdd | Delay between consecutive microprocessor transactions. | Figure 15 Microprocessor Read Cycle Table 19. Microprocessor Read Cycle | Sym | PIN | Min | Тур | Max | Units | Test Conditions | Description | |--------|------------------|--------|-----|-----|-------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | TSTART | SCL<br>(CS) | 0.6 | | | us | SL= 0.5Vdd<br>L1=0.7Vdd<br>L0=0.3Vdd | Setup time of SDA falling edge(start) with respect to falling edge of SGL. | | TSTOP | SDA<br>(DATA(0)) | 0.6 | | | us | | Setup time of SCL rising edge wrt rising edge of SDA(stop). | | TSCL | SCL<br>(CS) | 1.3 | | | us | | Low time of SCL clock pulse. | | TSCH | SCL<br>(CS) | 0.6 | | | us | | High time of SCL clock pulse. | | TSDS | SDA<br>(DATA(0)) | TC4XIP | | | ns | | Setup time of SDA wrt rising edge of SCL. | | TSDH | SDA<br>(DATA(0)) | TC4XIP | | | ns | | Hold time of SDA wrt falling edge of SCL. | | TSDD | SDA<br>(DATA(0)) | | | | ns | SL=0.5V<br>(0-1 Transition)<br>SL+0.5Vdd<br>(1-0 Transition)<br>Rpullup=1K<br>CLoad=100pf | Delay from falling edge of SCL to<br>SDA valid when HD49428F is<br>driving SDA (eg acknowledge on<br>write). | Figure 16 Reset Table 20. Reset | Sym PIN | Min | Тур | Max | Units | Test Conditions | Description | |--------------|--------|-----|-----|-------|-----------------|--------------------------| | TRESET RESET | TC4XIP | *10 | | ns | SL=0.5Vdd | Low time of RESET signal | | | | | | | L1=0.7Vdd | | | | | | | | L0= 0.3Vdd | | Figure 17 General Purpose µP Controller Figure 18 I<sup>2</sup>C Serial Controller Figure 19 Stand-Alone Operation