## SCAN18374T D Flip-Flop with TRI-STATE® Outputs #### **General Description** The SCAN18374T is a high speed, low-power D-type flip-flop featuring separate D-type inputs organized into dual 9-bit bytes with byte-oriented clock and output enable control signals. This device is compliant with IEEE 1149.1 Standard Test Access Port and BOUNDARY-SCAN Architecture with the incorporation of the defined BOUNDARY-SCAN test logic and test access port consisting of Test Data Input (TDI), Test Data Out (TDO), Test Mode Select (TMS), and Test Clock (TCK). #### **Features** - IEEE 1149.1 (JTAG) Compliant - Buffered positive edge-triggered clock - TRI-STATE outputs for bus-oriented applications - 9-bit data busses for parity applications - Reduced-swing outputs source 24 mA/sink 48 mA (Mil) - Guaranteed to drive 50Ω transmission line to TTL input levels of 0.8V and 2.0V - TTL compatible inputs - 25 mil pitch Cerpack packaging - Includes CLAMP and HIGHZ instructions - Standard Microcircuit Drawing (SMD) 5962-9320701 #### **Connection Diagram** | Pin Names | Description | |-------------------------------------------|--------------------------------| | AOE₁, BOE₁ | TRI-STATE Output Enable Inputs | | AO <sub>(0-8)</sub> , BO <sub>(0-8)</sub> | TRI-STATE Outputs | | Pin Names | Description | |-------------------------------------------|--------------------| | Al <sub>(0-8)</sub> , Bl <sub>(0-8)</sub> | Data Inputs | | ACP, BCP | Clock Pulse Inputs | TRI-STATE® is a registered trademark of National Semiconductor Corporation. #### **Truth Tables** | | Inputs | | | | | | |-----|--------|---------------------|---|--|--|--| | ACP | AOE₁ | Al <sub>(0-8)</sub> | | | | | | Х | Н | Х | Z | | | | | N | L | L | L | | | | | N | L | Н | Н | | | | | | Inputs | | | | |-----|--------|---------------------|---|--| | ВСР | BOE₁ | BI <sub>(0-8)</sub> | | | | Х | Н | Х | Z | | | N | L | L | L | | | N | L | Н | Н | | H= HIGH Voltage Level L= LOW Voltage Level X= Immaterial Z= High Impedance N= L-to-H Transition #### **Functional Description** The SCAN18374 consists of two sets of nine edge-triggered flip-flops with individual D-type inputs and TRI-STATE true outputs. The buffered clock and buffered Output Enable pins are common to all flip-flops. Each set of the nine flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (ACP or BCP) transition. With the Output Enable $(\overline{AOE}_1)$ or $\overline{BOE}_1$ ) LOW, the contents of the nine flip-flops are available at the outputs. When the Output Enable is HIGH, the outputs go to the high impedance state. Operation of the Output Enable input does not affect the state of the flip-flops. #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Block Diagrams** Note: BSR stands for Boundary Scan Register #### **Description of Boundary-Scan Circuitry** The scan cells used in the BOUNDARY-SCAN register are one of the following two types depending upon their location. Scan cell TYPE1 is intended to solely observe system data, while TYPE2 has the additional ability to control system data. (See IEEE Standard 1149.1 Figure 10–11 for a further description of scan cell TYPE1 and Figure 10–12 for a further description of scan cell TYPE2.) Scan cell TYPE1 is located on each system input pin while scan cell TYPE2 is located at each system output pin as well as at each of the two internal active-high output enable signals. AOE controls the activity of the A-outputs while BOE controls the activity of the B-outputs. Each will activate their respective outputs by loading a logic high. The BYPASS register is a single bit shift register stage identical to scan cell TYPE1. It captures a fixed logic low. #### Bypass Register Scan Chain Definition The INSTRUCTION register is an eight-bit register which captures the value 00111101. The two least significant bits of this captured value (01) are required by IEEE Std 1149.1. The upper six bits are unique to the SCAN18374T device. SCAN CMOS Test Access Logic devices do not include the IEEE 1149.1 optional identification register. Therefore, this unique captured value can be used as a "pseudo ID" code to confirm that the correct device is placed in the appropriate location in the boundary scan chain. #### Instruction Register Scan Chain Definition #### $MSB \rightarrow LSB$ | Instruction Code | Instruction | |------------------|----------------| | 00000000 | EXTEST | | 10000001 | SAMPLE/PRELOAD | | 10000010 | CLAMP | | 00000011 | HIGHZ | | All Others | BYPASS | # **Description of Boundary-Scan Circuitry** (Continued) **Boundary-Scan Register Definition Index** | Bit No. | Pin Name | Pin No. | Pin Type | Scan C | ell Type | |---------|------------------|---------|----------|--------|---------------| | 41 | AOE <sub>1</sub> | 3 | Input | TYPE1 | Control | | 40 | ACP | 54 | Input | TYPE1 | Signals | | 39 | AOE | | Internal | TYPE2 | | | 38 | BOE₁ | 26 | Input | TYPE1 | | | 37 | BCP | 31 | Input | TYPE1 | | | 36 | BOE | | Internal | TYPE2 | | | 35 | Alo | 55 | Input | TYPE1 | <b>A</b> —in | | 34 | Al <sub>1</sub> | 53 | Input | TYPE1 | | | 33 | Al <sub>2</sub> | 52 | Input | TYPE1 | | | 32 | Al <sub>3</sub> | 50 | Input | TYPE1 | | | 31 | Al <sub>4</sub> | 49 | Input | TYPE1 | | | 30 | Al <sub>5</sub> | 47 | Input | TYPE1 | | | 29 | Ale | 46 | Input | TYPE1 | | | 28 | Al <sub>7</sub> | 44 | Input | TYPE1 | | | 27 | Al <sub>ε</sub> | 43 | Input | TYPE1 | | | 26 | Blo | 42 | Input | TYPE1 | B–in | | 25 | BI <sub>1</sub> | 41 | Input | TYPE1 | | | 24 | Bl <sub>2</sub> | 39 | Input | TYPE1 | | | 23 | Bl <sub>3</sub> | 38 | Input | TYPE1 | | | 22 | Bl <sub>4</sub> | 36 | Input | TYPE1 | | | 21 | BI <sub>5</sub> | 35 | Input | TYPE1 | | | 20 | Ble | 33 | Input | TYPE1 | | | 19 | BI <sub>7</sub> | 32 | Input | TYPE1 | | | 18 | Bl <sub>8</sub> | 30 | Input | TYPE1 | | | 17 | AO <sub>o</sub> | 2 | Output | TYPE2 | <b>A</b> –out | | 16 | AO <sub>1</sub> | 4 | Output | TYPE2 | | | 15 | AO <sub>2</sub> | 5 | Output | TYPE2 | | | 14 | AO <sub>3</sub> | 7 | Output | TYPE2 | | | 13 | AO <sub>4</sub> | 8 | Output | TYPE2 | | | 12 | AO <sub>5</sub> | 10 | Output | TYPE2 | | | 11 | AO <sub>6</sub> | 11 | Output | TYPE2 | | | 10 | AO <sub>7</sub> | 13 | Output | TYPE2 | | | 9 | AO <sub>8</sub> | 14 | Output | TYPE2 | | | 8 | BOo | 15 | Output | TYPE2 | B-out | | 7 | BO <sub>1</sub> | 16 | Output | TYPE2 | | | 6 | BO <sub>2</sub> | 18 | Output | TYPE2 | | | 5 | BO <sub>3</sub> | 19 | Output | TYPE2 | | | 4 | BO <sub>4</sub> | 21 | Output | TYPE2 | | | 3 | BO <sub>5</sub> | 22 | Output | TYPE2 | | | 2 | BO <sub>6</sub> | 24 | Output | TYPE2 | | | 1 | BO <sub>7</sub> | 25 | Output | TYPE2 | | | 0 | BO <sub>8</sub> | 27 | Output | TYPE2 | | #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Diode Current (IIK) $V_1 = -0.5V$ -20 mA $V_I = V_{CC} + 0.5V$ +20 mA DC Output Diode Current (Iok) $V_{O} = -0.5V$ -20 mA $V_O = V_{CC} + 0.5V$ +20 mA DC Output Voltage (Vo) -0.5V to $V_{\rm CC}$ +0.5V DC Output Source/Sink Current (Io) ±70 mA DC V<sub>CC</sub> or Ground Current Per Output Pin ±70 mA Junction Temperature Cerpack +175°C Storage Temperature -65°C to +150°C ESD (Min) 2000V # Recommended Operating Conditions Supply Voltage (V<sub>CC</sub>) SCAN Products4.5V to 5.5VInput Voltage $(V_i)$ 0V to $V_{CC}$ Output Voltage $(V_O)$ 0V to $V_{CC}$ Operating Temperature (T<sub>A</sub>) Military -55°C to +125°C Minimum Input Edge Rate dV/dt 125 mV/ns V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of SCAN circuits outside databook specifications. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>cc</sub> | Military | Units | Conditions | |------------------|----------------------------|-----------------|----------------------------------|------------|---------------------------------------------------------| | | | (v) | T <sub>A</sub> = -55°C to +125°C | 1 | | | | | | Guaranteed Limits | | | | V <sub>IH</sub> | Minimum High | 4.5 | 2.0 | ٧ | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 2.0 | | or V <sub>CC</sub> -0.1V | | V <sub>IL</sub> | Maximum Low | 4.5 | 0.8 | ٧ | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 0.8 | | or V <sub>CC</sub> -0.1V | | V <sub>OH</sub> | Minimum High | 4.5 | 3.15 | ٧ | l <sub>OUT</sub> = -50 μ <b>A</b> | | | Output Voltage | 5.5 | 4.15 | | | | | | 4.5 | 2.4 | V | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 5.5 | 2.4 | | $I_{OH} = -24 \text{ mA}$ | | V <sub>OL</sub> | Maximum Low | 4.5 | 0.1 | ٧ | l <sub>OUT</sub> = 50 μ <b>A</b> | | | Output Voltage | 5.5 | 0.1 | | | | | | 4.5 | 0.55 | ٧ | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 5.5 | 0.55 | | $I_{OL} = 48 \text{ mA}$ | | I <sub>IN</sub> | Maximum Input | 5.5 | ±1.0 | μA | V <sub>I</sub> = V <sub>CC</sub> , GND | | | Leakage Current | | | | | | I <sub>IN</sub> | Maximum Input | 5.5 | 3.7 | μA | V <sub>I</sub> = V <sub>CC</sub> | | TDI, TMS | Leakage | | -385 | μA | V <sub>I</sub> = GND | | | Minimum Input | 5.5 | <b>–160</b> | μA | V <sub>I</sub> = GND | | | Leakage | 3.5 | _100 | μΛ | | | l <sub>old</sub> | Minimum Dynamic | 5.5 | 63 | m <b>A</b> | V <sub>OLD</sub> = 0.8V Max | | OHD | Output Current<br>(Note 3) | | <b>–</b> 27 | mA | V <sub>OHD</sub> = 2.0V Min | | loz | Maximum Output | 5.5 | ±10.0 | μA | V <sub>I</sub> (OE) = V <sub>IL</sub> , V <sub>IH</sub> | | | Leakage Current | | | | | | los | Output Short | 5.5 | -100 | mA | $V_O = 0V$ | | | Circuit Current | | | (min) | | | Icc | Maximum Quiescent | 5.5 | 168 | μA | V <sub>O</sub> = Open | | | Supply Current | | | | TDI, TMS = V <sub>CC</sub> | | | | 5.5 | 930 | μA | V <sub>O</sub> = Open | | | | | | | TDI, TMS = GND | #### DC Electrical Characteristics (Continued) | Symbol | Parameter | V <sub>cc</sub> | Military | Units | Conditions | |------------------|-------------------------|-----------------|----------------------------------|-------|-------------------------| | | | (V) | T <sub>A</sub> = -55°C to +125°C | | | | | | | Guaranteed Limits | | | | I <sub>cct</sub> | Maximum I <sub>CC</sub> | 5.5 | 2.0 | mA | $V_{I} = V_{CC} - 2.1V$ | | | Per Input | | | | $V_I = V_{CC} - 2.1V$ | | | | 5.5 | 2.15 | | TDI/TMS Pin, Test One | | | | | | | with the Other Floating | Note 2: All outputs loaded; thresholds associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. #### **Noise Specifications** | Symbol | Parameter | V <sub>cc</sub> | Military | Units | |------------------|------------------------------------------|-----------------|----------------------------------|-------| | | | (V) | T <sub>A</sub> = -55°C to +125°C | | | | | | Guaranteed Limits | | | V <sub>OLP</sub> | Maximum High Output Noise (Notes 4, 5) | 5.0 | 0.8 | V | | V <sub>OLV</sub> | Minimum Low Output Noise<br>(Notes 4, 5) | 5.0 | -0.8 | V | Note 4: Maximum number of outputs that can switch simultaneously is n. (n-1) outputs are switched LOW and one output held LOW. Note 5: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched HIGH and one output held HIGH. #### **AC Electrical Characteristics** Normal Operation | Symbol | Parameter | v <sub>cc</sub> | Mili | tary | Units | |--------------------|-------------------|-------------------------|------------------------|-------------|-------| | | | ( <b>V)</b><br>(Note 6) | T <sub>A</sub> = -55°C | C to +125°C | 1 | | | | (Note 0) | C <sub>L</sub> = | 50 pF | | | | | | Min | Max | 1 | | t <sub>PLH</sub> , | Propagation Delay | 5.0 | 2.5 | 11.0 | ns | | t <sub>PHL</sub> | CP to Q | | 2.5 | 12.0 | | | t <sub>PLZ</sub> , | Disable Time | 5.0 | 1.5 | 10.5 | ns | | t <sub>PHZ</sub> | | | 1.5 | 10.3 | | | t <sub>PZL</sub> , | Enable Time | 5.0 | 2.0 | 13.0 | ns | | t <sub>PZH</sub> | | | 2.0 | 11.0 | | ### **AC Operating Requirements** Normal Operation | Symbol | Parameter | V <sub>cc</sub> | Military | Units | |------------------|--------------------|-------------------------|----------------------------------|-------| | | | ( <b>V)</b><br>(Note 6) | T <sub>A</sub> = -55°C to +125°C | 7 | | | | (Note o) | C <sub>L</sub> = 50 pF | | | | | | Guaranteed Minimum | | | t <sub>s</sub> | Setup Time, H or L | 5.0 | 3.0 | ns | | | Data to CP | | | | | t <sub>H</sub> | Hold Time, H or L | 5.0 | 1.5 | ns | | | CP to Data | | | | | t <sub>w</sub> | CP Pulse Width | 5.0 | 5.0 | ns | | f <sub>max</sub> | Maximum ACP/BCP | 5.0 | 70 | MHz | | | Clock Frequency | | | | Note 6: Voltage Range 5.0 is 5.0V ±0.5V. ### **AC Electrical Characteristics** | Symbol | Parameter | V <sub>cc</sub> | Mili | itary | Units | |--------------------|------------------------|-------------------------|---------------------------------------------------------------|-------|-------| | | | ( <b>V)</b><br>(Note 7) | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF | | | | | | | Min | Max | | | t <sub>PLH</sub> , | Propagation Delay | 5.0 | 3.5 | 15.8 | ns | | t <sub>PHL</sub> | TCK to TDO | | 3.5 | 15.5 | | | t <sub>PLZ</sub> , | Disable Time | 5.0 | 2.5 | 12.8 | ns | | t <sub>PHZ</sub> | TCK to TDO | | 2.5 | 12.6 | | | t <sub>PZL</sub> , | Enable Time | 5.0 | 3.0 | 16.7 | ns | | t <sub>PZH</sub> | TCK to TDO | | 3.0 | 15.0 | | | t <sub>PLH</sub> , | Propagation Delay | 5.0 | 5.0 | 21.2 | | | t <sub>PHL</sub> | TCK to Data Out | | 5.0 | 21.7 | ns | | | During Update-DR State | | | | | | t <sub>PLH</sub> , | Propagation Delay | 5.0 | 5.0 | 21.2 | | | t <sub>PHL</sub> | TCK to Data Out | | 5.0 | 21.0 | ns | | | During Update-IR State | | | | | | t <sub>PLH</sub> , | Propagation Delay | 5.0 | 5.5 | 21.5 | | | t <sub>PHL</sub> | TCK to Data Out | | 5.5 | 23.0 | ns | | | During Test Logic | | | | | | | Reset State | | | | | | t <sub>PLZ</sub> , | Propagation Delay | 5.0 | 4.5 | 19.6 | | | t <sub>PHZ</sub> | TCK to Data Out | | 4.0 | 18.9 | ns | | | During Update-DR State | | | | | | t <sub>PLZ</sub> , | Propagation Delay | 5.0 | 5.0 | 22.4 | | | t <sub>PHZ</sub> | TCK to Data Out | | 5.0 | 22.4 | ns | | | During Update-IR State | | | | | | t <sub>PLZ</sub> , | Propagation Delay | 5.0 | 5.5 | 23.3 | | | t <sub>PHZ</sub> | TCK to Data Out | | 5.0 | 22.9 | ns | | | During Test Logic | | | | | | | Reset State | | | | | | t <sub>PZL</sub> , | Propagation Delay | 5.0 | 5.0 | 22.6 | | | $t_{PZH}$ | TCK to Data Out | | 5.0 | 19.7 | ns | | | During Update-DR State | <u> </u> | | | | | t <sub>PZL</sub> , | Propagation Delay | 5.0 | 7.0 | 26.2 | | | t <sub>PZH</sub> | TCK to Data Out | | 6.5 | 23.1 | ns | | | During Update-IR State | | | | | | t <sub>PZL</sub> , | Propagation Delay | 5.0 | 7.0 | 27.4 | | | t <sub>PZH</sub> | TCK to Data Out | | 7.0 | 24.5 | ns | | | During Test Logic | | | | | | | Reset State | | | | | Note 7: Voltage Range 5.0 is 5.0V ±0.5V. All Propagation Delays involving TCK are measured from the falling edge of TCK. # AC Operating Requirements Scan Test Operation | Symbol | Parameter | V <sub>cc</sub> | Military | Units | |------------------|--------------------------------------------------------------|-----------------|----------------------------------------------|---------| | | | (V)<br>(Note 8) | T <sub>A</sub> = -55°C<br>to +125°C | | | | | | | | | | | | C <sub>L</sub> = 50 pF<br>Guaranteed Minimum | | | ts | Setup Time, H or L | 5.0 | 3.0 | ns | | ls | Data to TCK (Note 9) | 5.0 | 3.0 | 110 | | t <sub>H</sub> | Hold Time, H or L | 5.0 | 4.5 | ns | | | TCK to Data (Note 9) | 5.0 | 4.5 | 113 | | +_ | Setup Time, H or L | 5.0 | 3.0 | ns | | t <sub>s</sub> | $\overline{AOE_1}$ , $\overline{BOE_1}$ to TCK (Note 11) | 5.0 | 3.0 | 113 | | | Hold Time, H or L | 5.0 | 4.5 | ne | | t <sub>H</sub> | TCK to $\overline{AOE_{1}}$ , $\overline{BOE_{1}}$ (Note 11) | 5.0 | 4.3 | ns | | t <sub>s</sub> | Setup Time, H or L | 5.0 | 3.0 | | | | Internal AOE, BOE | 5.0 | 3.0 | ns | | | to TCK (Note 10) | | | | | + | Hold Time, H or L | 5.0 | 3.0 | | | t <sub>H</sub> | TCK to Internal AOE, | 5.0 | 3.0 | ns | | | BOE (Note 10) | | | | | ts | Setup Time | 5.0 | 3.0 | no. | | | ACP, BCP (Note 12) to TCK | 5.0 | 3.0 | ns | | | Hold Time | 5.0 | 3.5 | no. | | t <sub>H</sub> | TCK to ACP, BCP (Note 12) | 5.0 | 3.3 | ns | | + | Setup Time, H or L | 5.0 | 8.0 | ns | | ts | TMS to TCK | 5.0 | 8.0 | 118 | | t <sub>H</sub> | Hold Time, H or L | 5.0 | 2.0 | | | | TCK to TMS | 5.0 | 2.0 | ns | | + | Setup Time, H or L | 5.0 | 4.0 | ns | | ts | TDI to TCK | 5.0 | 4.0 | 113 | | + | Hold Time, H or L | 5.0 | 4.5 | ns | | t <sub>H</sub> | TCK to TDI | 5.0 | 4.5 | 113 | | t <sub>w</sub> | Pulse Width TCK | 5.0 | | | | | H H | 5.0 | 15.0 | ns | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 5.0 | 113 | | f <sub>max</sub> | Maximum TCK | 5.0 | 25 | MHz | | | Clock Frequency | 5.0 | 20 | 1911 12 | | | Wait Time, Power Up | 5.0 | 100 | ns | | T <sub>pu</sub> | to TCK | 5.0 | 100 | 118 | | T <sub>dn</sub> | Power Down Delay | 0.0 | 100 | ms | Note 8: Voltage Range 5.0 is 5.0V $\pm$ 0.5V. All Input Timing Delays involving TCK are measured from the rising edge of TCK. Note 9: This delay represents the timing relationship between the data Input and TCK at the associated scan cells numbered 0-8, 9-17, 18-26 and 27-35. Note 10: This delay represents the timing relationship between AOE, BOE and TCK at scan cells 36 and 39 only. Note 11: Timing pertains to BSR 38 and 41 only. Note 12: Timing pertains to BSR 37 and 40 only. # Capacitance | Symbol | Parameter | Тур | Units | Conditions | |------------------|------------------------|------|-------|------------------------| | C <sub>IN</sub> | Input Pin Capacitance | 4.0 | pF | $V_{CC} = 5.0V$ | | C <sub>OUT</sub> | Output Pin Capacitance | 13.0 | pF | $V_{CC} = 5.0V$ | | C <sub>PD</sub> | Power Dissipation | 34.0 | pF | V <sub>CC</sub> = 5.0V | | | Capacitance | | | | #### Physical Dimensions inches (millimeters) unless otherwise noted 56-Lead Ceramic Flatpak (F) NS Package Number WA56A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www national com National Semiconductor Europe Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.suppon@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 88 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179