### SEMICONDUCTORS # SP9921 ### **50 MBIT MANCHESTER BIPHASE DECODER** The SP9921 is a bipolar monolithic silicon integrated circuit for clock and data recovery from a Manchester biphase-mark encoded signal. It operates from a single 5V supply and has ECL outputs. The device is also available as the SP9921AC, which has guaranteed operation over the full Military Temperature Range and is screened to MIL-STD-883C Class B. Data is available separately. #### **FEATURES** - -40°C to +85°C Operating Temperature Range - 50Mbit/s Clock and Data Rates. - Single Supply Voltage - Sensitive Differential Input - ECL Outputs - Input Signal Detection from Lock Detect Output - No False Frequency Lock - Correct Phase Lock on Random Data ### **APPLICATIONS** - High Speed Serial Data Communications - Fibre Optic Data Links - Local Area Network (LAN) Interface #### 19 20 12 11 10 5 6 7 LC20 Pin Description Pin Description RX -11 RXD 2 NC 12 **BXC** 3 $\mathbf{V}_{\text{EE}}$ **RXO** 13 4 $V_{E\bar{E}}$ $V_{CC}$ 14 5 RECF 15 V<sub>CC</sub> 6 BD 16 7 REFF RCI 17 8 $V_{EE}$ RCO 18 $V_{CC}$ 9 19 V<sub>CC</sub> RX+ 10 **PLO** 20 Fig.1 Pin connections - top view ### **ORDERING INFORMATION** SP9921 B LC (Industrial - leadless chip carrier) SP9921 AC LC (Military - leadless chip carrier, screened to MIL-STD-883C CLASS B) ### **ASSOCIATED PRODUCTS** SL9901 50MHz Transimpedance Amplifier SP9960 50M-Bit Manchester Biphase Encoder Fig.2 Functional block diagram ### **ELECTRICAL CHARACTERISTICS** ## Test conditions (unless otherwise stated) Supply voltage $V_{CC}$ = +4.50V to +5.50V. $T_{AMB}$ = -40°C to +85°C Programming input low voltage $V_{ILP}$ = 0V to 0.4V. TTL input low voltage $V_{ILT}$ = 0.8V max, TTL input high voltage $V_{IHT}$ = 2.0V min. Differential receiver voltage $V_{RD}$ = 10mV to 2.00V peak to peak Bit Error Rate BER = 10.9 max | Characteristic | Symbol | Value | | | | |-------------------------|-----------------|-----------------------|--------------------------------------------------------------------------------------------------|------------|-------------------------------------| | | | Min | Max | Units | Conditions | | Supply current | I <sub>CC</sub> | | 200 | m <b>A</b> | Output Unloaded | | TTL input sink current | 1 <sub>T</sub> | | 10 | μΑ | T <sub>AMB</sub> = +25°C | | | | | 30 | μΑ | T <sub>AMB</sub> = +25°C. | | ECL output high voltage | V <sub>OH</sub> | V <sub>CC</sub> -0 96 | V <sub>CC</sub> -0 81 | V | T <sub>AMB</sub> = +25°C See note 1 | | | | V <sub>CC</sub> -0 89 | V <sub>CC</sub> -0 81<br>V <sub>CC</sub> -0 70 | V | T <sub>AMB</sub> = +85°C See note 1 | | | | V <sub>CC</sub> -1 06 | V <sub>CC</sub> -0.89 | ٧ | T <sub>AMB</sub> = -40°C See note 1 | | ECL output low voltage | V <sub>OL</sub> | V <sub>CC</sub> -1 85 | V <sub>CC</sub> -1 62 | V | T <sub>AMB</sub> = +25°C See note 1 | | | | V <sub>CC</sub> -1 82 | V <sub>CC</sub> -0.89<br>V <sub>CC</sub> -1.62<br>V <sub>CC</sub> -1.61<br>V <sub>CC</sub> -1.67 | ٧ | T <sub>AMB</sub> = +85°C See note 1 | | | | V <sub>CC</sub> -1.89 | V <sub>CC</sub> -1 67 | V | T <sub>AMB</sub> = -40°C See note 1 | | Receive offset voltage | V <sub>RO</sub> | | 50 | mV | | | Мілітит VCO frequency | f∟ | | 20 | MHz | | | Maximum VCO frequency | <i>f</i> H | 50 | | MHz | | NOTE 1 [V<sub>RX</sub>+] - [V<sub>RX</sub>-] > 100mV to ensure a good ECL output on RXO output load as per Fig. 4b #### **GUARANTEED CHARACTERISTICS** The following characteristics are guaranteed, but not tested, for the SP9921 at +25°C and over the full supply voltage range (+4.50V to +5.50V) Voltages are with respect to the negative power supply (V<sub>EE</sub>) | Characteristic | Symbol | Value | | linite. | Canditions | |-------------------------------|-------------------|----------------------|-----------------------|---------|-----------------------------| | | | Min | Max | Units | Conditions | | ECL output source current | ISOURCE | 1.2 | | mA | See Fig. 5. | | RCI frequency | $f_{R}$ | 39 | 10 1 | MHz | 1 | | PCM clock high period | t <sub>RH</sub> | 20 | l | ns | | | PCM clock low period | t <sub>RL</sub> | 20 | | ns | | | RCO rise or fall time | t <sub>RRF</sub> | | 4 | ns | $R_L = 1k\Omega$ , Fig. 4a. | | REFF source current pulse | IRF+ | 100 | 350 | μΑ | | | REFF sink current pulse | I <sub>RF</sub> . | 100 | 350 | μΑ | | | Minimum half period | t <sub>MIN</sub> | 0.3t <sub>B</sub> | | ns | See note 2 | | Minimum half period | t <sub>MAX</sub> | | 0.7t <sub>B</sub> | ns | See note 2 | | Operating voltage (REFC) | V <sub>OP</sub> | V <sub>R</sub> -0.33 | V <sub>R</sub> + 0.33 | V | See note 3 | | Free-running voltage (REFC) | V <sub>FR</sub> | V <sub>R</sub> -0.33 | V <sub>R</sub> + 0 33 | ٧ | See note 3 | | Free-running frequency offset | ΔfR | -2.0 | +20 | % | Input grounded | | (wrt $f_{\rm RCO}$ ) | | | | | | | Lock on range | Δί | -20 | +20 | % | Circuit as Fig 11 | | (wrt f <sub>RCC</sub> ) | | | | | With C5 = 0 | ### **GUARANTEED CHARACTERISTICS (continued)** | Characteristic | Symbol | Value | | Halko | On addition of | |----------------|------------------|-------|-----|-------|--------------------------------| | | | Min | Max | Units | Conditions | | RXC fall time | t <sub>RXF</sub> | | 4 | ns | $R_L$ = 1kΩ, Fig. 4a. | | RXC rise time | t <sub>RXR</sub> | | 4 | ns | R <sub>L</sub> = 1kΩ, Fig. 4a. | | Output delay | t <sub>OD</sub> | | 5 | ns | R <sub>L</sub> = 1kΩ, Fig. 4a. | ### NOTES ## **ADDITIONAL INFORMATION** The following characteristics are typical for the SP9921B at +25°C, but not tested. | Characteristic | Symbol | Value | Units | Conditions | |------------------------------------|-------------------|--------------------|------------|----------------------------------| | Thermal resistance chip-to-case | θ <sub>CC</sub> | 28 | °C/W | | | Thermal resistance chip-to-ambient | θ <sub>CA</sub> | 73 | °C/W | | | Pin capacitance | C <sub>P</sub> | 3 | рF | Pin to supplies | | ECL output sink current | I <sub>SINK</sub> | 2 | m <b>A</b> | See Fig. 5 | | Receive bias voltage | V <sub>RB</sub> | V <sub>CC</sub> /2 | v | | | Receive input impedance | ZRI | 1000 | Ω | Differential input | | RCI rise time | t <sub>RR</sub> | 20 | ns | | | RCI fall time | t <sub>RF</sub> | 20 | ns | | | fH temperature coefficient | ΔfΗ | -0.2 | MHz/°C | | | RCO frequency | $f_{\sf RCO}$ | 18 | MHz | V <sub>REFF</sub> = 2.5V | | | | 46 | MHz | V <sub>REFF</sub> = 3.0V | | | | 54 | MHz | V <sub>REFF</sub> = 3.5V | | Reference loop gain | GREF | 40 | MHz/V | $f_{RCO} = 20MHz$ | | | | 100 | MHz/V | $f_{RCO} = 30MHz$ | | | | 55 | MHz/V | $f_{RCO} = 40MHz$ | | | ļ | 20 | MHz/V | $f_{RCO} = 50MHz$ | | Frequency - voltage ratio | OCF/V | 8.5 | MHz/V | $f_{RCO} = 50MHz$ | | | | 9.5 | MHz/V | $f_{\text{RCO}} = 40 \text{MHz}$ | | | | 11.0 | MHz/V | f <sub>RCO</sub> = 30MHz | | | | 6.5 | MHz/V | $f_{RCO} = 20MHz$ | ### **ABSOLUTE MAXIMUM RATINGS** Supply voltage 7V Input voltage -0.3V to V<sub>CC</sub> +0.3V Output voltage 0V to V<sub>CC</sub> Storage temperature range -55°C to +150°C Maximum junction temperature +175°C <sup>2.</sup> $t_B$ typically = $1/f_{RCO}$ secs <sup>3.</sup> V<sub>R</sub> typically = V<sub>CC</sub>-1 volts | PIN DESCRIF | PTIONS | | |-----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin no | Description | | REFF | 7 | Reference Filter (Current Output/Voltage Input) A series RC network should be connected between this pin and ground to provide the filtering for the control of the reference VCO. | | V <sub>EE</sub> | 8 | Negative Power Supply | | RCO | 9 | Reference Clock Out (ECL Output) This pin should output a clock which is frequency-locked to the reference clock input (RCI pin) but which is 5 times its frequency | | PLO | 10 | Phase Lock Out (ECL Output) This pin goes low for any bits where the output of the in-phase integrator (data) fails to exceed the output of the out-of-phase integrator (error) by a set margin | | RXD | 11 | Received Data (ecl output). This pin outputs the decode received data. | | RXC | 12 | Received Clock (ECL Output) This pin outputs the recovered clock | | RXO | 13 | Receive Out (ECL Output) This pin outputs the undecoded received data. | | V <sub>cc</sub> | 14, 15 | Positive Power Supply | | NC | 16, 2 | No Connection This pin should be left unconnected for normal operation. | | RCI | 17 | Receive Clock In (TTL Input) This is the input for the reference clock which sets the free-running frequency for the recovery VCO. Its frequency should be close to one fifth of the received data rate | | V <sub>cc</sub> | 18, 19 | Positive Power Supply | | RX +<br>RX – | 20<br>1 | Receive Plus and Minus (Analog Voltage Inputs). These are the differential inputs to the limiting receive amplifier. They are self-biasing and would normally be capacitively coupled. For a single-ended input the unused pin should be capacitively coupled to ground. | | V <sub>EE</sub> | 3, 4 | Negative Power Supply | | RECF | 5 | Recovery Filter (Current Output/Voltage Input) A series RC network should be connected between this pin and ground to provide the filtering for the control of he recovery VCO. | | BD | 6 | Bias Decoupling (Decoupling Node). A capacitor should be connected between this pin and ground to eliminate noise on the bias voltage generated by the reference PLL and which sets the free-running frequency of the recovery VCO. | ### **FUNCTIONAL DESCRIPTION** Fig. 2 shows the simplified block diagram of the device It locks onto incoming data, recovers the clock and decodes the data making use of a reference clock input at one fifth of the data rate. #### **Receive Path** Data is received at the differential input pins (RX+/-) of the limiting amplifier which outputs the digital received signal for monitoring at the amplifier output pin (RXO) This signal is fed into a modified Costas loop which outputs the recovered clock (RXC pin) and the decoded data (RXD pin) Fig. 3 shows how the input signal is decoded Manchester biphase-mark code uses a transition at the centre of the bit to indicate a one and the absence of a transition to indicate a zero. In addition there is always a transition at the end of the bit Phase-Locking and Signal Recovery The SP9921 can be used in systems operating over a wide range of data rates without false frequency lock. This is achieved using a reference VCO and a recovery VCO. The reference VCO is phase-locked to the reference clock input (RCI pin) This generates an internal clock at 5 times the frequency of the reference clock input. The output of this VCO is output for monitoring on the reference clock output (RCO pin). Filtering of the bias control signal to the VCO is performed at the reference filter pin (REFF) The bias control signal for the reference VCO is filtered at the bias decoupling pin (BD) and used to set the free-running frequency of the recovery VCO. The recovery VCO drivers the receive clock (RXC pin) and the modulators which in turn drive the integrators. The integrators analyse the components of the signal which are in phase and 90° out of phase and so obtain the recovered data and the correction signal for the modified Costas loop. The correction signal is filtered at the recovery filter pin (RECF) The modified Costas loop also pulls the phase-lock output pin (PLO) low for any bits when the output of the inphase integrator (data) does not exceed the output of the out-of-phase integrator (error) by a set margin. This can occur when there is a loss of data, if there is too much noise on the link (even if no data is corrupted) or if the Costas loop has difficulty locking. Fig. 3 Biphase-Mark Decoding Fig. 4 ECL Output test loading Fig. 5 ECL output circuitry Fig. 6 Timing - reference clock in Fig. 7 Timing - reference clock out Fig. 8 Timing - receive data Fig. 9 Timing receive clock Fig. 10 Timing - receive data and phase lock out 1. C5 should be zero for most applications to maximise capture range, in applications where jitter is of paramount importance then a small value up to 47pF maybe used. 2. C9, R3 and R4 may be removed and the TTL reference clock connected directly to pin 17, provided that the TTL signal is referenced to V<sub>EE</sub> Fig.11. Typical application circuit