#### 5-V VCM Driver/Spindle Motor Driver #### For 1.8- and 2.5-Hard Disk Drives #### **Features** - On-Board Half-Bridge Drivers - Spindle = $2.3 \Omega$ Total at 1 A - --- VCM = $3.3 \Omega$ Total at 0.3 A - Spindle Driver Features: - Back EMF Commutation - Linear Current Control - Internal Current Sense Resistor - Start-Up Current Limit (10% Accurate) #### **Benefits** - Single 5-V Supply - Rail-to-Rail Output Voltage Swing - · VCM Driver Features: - Class AB Linear Operation - Externally Programmable Gain and Bandwidth - Programmable Retract Current and Fixed Voltage Clamp #### **Applications** - Over-Temperature Protection - System Voltage Monitor - Undervoltage Head Retract - Sleep Mode and Idle Mode - · Reference Generator - · Two Uncommitted Amplifiers #### Description The Si9990ACS has a 3-phase brushless dc (spindle) motor driver and a linear transconductance amplifier suitable for driving a voice coil motor (head actuator). #### **Spindle Motor Driver** The spindle driver features three 1-A, $2.3-\Omega$ (total) all n-channel MOSFET half-bridge output stages. The spindle driver uses internal back EMF sensing circuitry that eliminates the need for hall sensors. An internal charge pump allows rail-to-rail output voltage swing with a nominal 5-V supply. A unique output structure eliminates the need for an external Schottky diode to isolate the system 5-V supply if it fails during operation. This makes the output half-bridge drive capability equivalent to drivers with 1-A, 1.9- $\Omega$ specifications in series with the required Schottky diode. #### **VCM Driver** The VCM driver provides all necessary functions including a motor current sense amplifier, a loop compensation amplifier and a 300-mA power amplifier featuring four MOSFETs in an H-bridge configuration. The output crossover protection ensures no cross-conducting current and Class AB operation during linear tracking. Externally programmable gain switching at the input summing junction increases the resolution and dynamic range for a given DAC. The head retract circuitry can be activated by either an undervoltage condition or an external command. An external resistor is required to set the VCM current during retract. The retract voltage clamp is set at 0.44 V. A reference generator and two uncommitted amplifiers are also provided for analog interface. In sleep mode, internal logic initiates a head retract operation followed by spindle brake and shutdown of all analog circuitry except the supply monitor. The standby power dissipation is less than 6 mW. The VCM may also be disabled without disabling spindle operation (idle mode). All controls from the microprocessor are communicated via the serial interface. Additional housekeeping functions of the driver include thermal shutdown and undervoltage lockout. The Si9990ACS is manufactured using a self-isolated BiC/DMOS process and is available in a 64-pin SQFP package for operation over the commercial (0 to 70°C) temperature range. Updates to this data sheet may be obtained via facsimile by calling Siliconix FaxBack, 1-408-970-5600. Please request FaxBack document #70655. # TEMIC Semiconductors #### **Functional Block Diagram** # **Si9990ACS** #### **Absolute Maximum Ratings** | V <sub>MOT</sub> to | |------------------------------------------------------------| | V V <sub>MOT</sub> to<br>V <sub>MOT</sub> to | | V MOT to | | Storage Tem Operating Te Junction Ter | | Power Dissi | | 4 64-Pin SQFI<br>A Thermal Imp<br>A 64-Pin SQFI<br>A | | V | | Notes 1. Output start-up 4 2. Diode c bypass 6 4 3. Device | | | | V <sub>MOT</sub> to V <sub>CLAMP</sub> Diode (Peak) | |-----------------------------------------------------------------| | V <sub>MOT</sub> to V <sub>CLAMP</sub> Diode (Continuous) 50 mA | | V <sub>MOT</sub> to CHS Diode (Peak) | | V <sub>MOT</sub> to CHS Diode (Continuous) | | Storage Temperature65 to 150°C | | Operating Temperature 0 to 70°C | | Junction Temperature (T <sub>J</sub> ) | | Power Dissipation <sup>3</sup> | | 64-Pin SQFP 2.0 W | | Thermal Impedance $(\theta_{IA})^3$ | | 64-Pin SQFP | | | - ut current rating is dependent on the system duty cycle, up timing and heat dissipation capability. currents depend on power supply start-up transient and capacitor values. - e mounted with all leads soldered or welded to PC board. ### **Specifications** | | | Test Conditions<br>Unless Otherwise Specified | | Limits | | | |----------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|-----|------| | Parameter | Symbol | $V_{ADIN} = V_{DD} = V_{MOT} = 5 \text{ V } \pm 10\%$ $R_{S}(VCM) = 1.67 \Omega$ $R_{SPIN} = 17 \text{ k}\Omega \cdot T_{A} = 0 \text{ to } 70^{\circ}\text{ C}$ | Min | Тур | Max | Unit | | Supply | | | | | | | | | | Static, No Load, Sleep Mode | | 0.9 | 1.2 | | | Supply Current | I <sub>DD+</sub> | Static, No Load, Normal Operation | - | 20 | 41 | mA | | | "" | Static, No Load, Idle Mode | | 14 | 19 | | | V <sub>DD</sub> . V <sub>MOT</sub> Operating Range | V <sub>DD</sub> ,<br>V <sub>MOT</sub> | | 4.5 | 5 | 5.5 | V | | Control Logic | ' | | | | | | | Low Input Voltage (G/S, DATA, CLK, $\overline{\text{CS}}$ , $P_U$ . $\overline{P_D}$ ) | VIL | | -0.3 | | 1.5 | v | | High Input Voltage | V <sub>IH</sub> | | 3.5 | | 5.3 | | | Low Input Current | I <sub>IL</sub> | $V_{IN} = 0 V$ | -1 | | | | | High Input Current | I <sub>IH</sub> | V <sub>IH</sub> = 5 V | | | 1 | μА | | Mode Pin Pull Down Current | $l_{PD}$ | V <sub>IN</sub> = 5 V | 5 | | 100 | | | Low Output Voltage (F <sub>COM</sub> , FAULT, P <sub>OUT</sub> ) | V <sub>OL</sub> | I <sub>OUT</sub> = 500 μA | | | 0.5 | V | | High Output Voltage | V <sub>OH</sub> | $I_{OUT} = -500 \mu A$ | 4 | | | 1 ` | | P <sub>OUT</sub> Off-State Leakage Current | | V <sub>OUT</sub> = 2.5 V | -l | | ī | μA | | EMF Comparator Offset | v <sub>os</sub> | | 20 | 40 | 70 | mV | | Maximum EMF Comparator Input Common Mode Voltage | | | | 4.3 | | v | # Specifications (Cont'd) | | | Test Conditions<br>Unless Otherwise Specified | | Limits | _ | | |----------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|-----|---------------| | Parameter | Symbol | $V_{ADIN} = V_{DD} = V_{MOT} = 5 \text{ V } \pm 10\%$ $R_{S}(VCM) = 1.67 \Omega$ $R_{SPIN} = 17 \text{ k}\Omega T_{A} = 0 \text{ to } 70^{\circ}\text{C}$ | Min | Тур | Max | Unit | | Control Logic (Cont'd) | | | | | | | | CST Current | I <sub>CST</sub> | Charging or Discharging | | 5 | | | | CD Current (CD1 on CD2) | I <sub>CD1 or</sub> | Charging | | 10 | | μΑ | | CD Current (CD1 or CD2) | $I_{CD2}$ | Discharging | | -20 | | 1 | | I <sub>CD</sub> (Discharging)/I <sub>CD</sub> (Charging) | | C <sub>D1</sub> or C <sub>D2</sub> | | 2.0 | | | | own c | | Charging | | 5 | | | | CWD Current | I <sub>CWD</sub> | Discharging | | -25 | | μA | | | V <sub>TL</sub> | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | 0.5 | t | $\overline{}$ | | CWD Threshold Voltage | $v_{TH}$ | | | 2.50 | | V | | Spindle Transconductance Amplif | ier (A <sub>1</sub> ) | | <u> </u> | | · | 1 | | Voltage Gain | A <sub>V</sub> | $R_{LOAD} = 50 \text{ k}\Omega$ to $V_R$ (See Note a)<br>Measured at 1.2 to 2.9 V | | 60 | | dB | | Gain-Bandwidth | Fo | $R_{LOAD} = 50 \text{ k}\Omega$ , $C_{LOAD} = 100 \text{ pF to V}_R$ | | 1 | | MHz | | Slew Rate | SR | | 0.5 | | | V/µs | | Output Voltage Swing | V <sub>OUT</sub> | $R_{LOAD} = 50 \text{ k}\Omega \text{ to } V_R$<br>Bits $D_2 D_3 = 00 \text{ to } 11$ | | | 3.1 | ٧ | | Input Bias Current | Ib | | | | 50 | nA | | Offset Voltage | Vos | <del> </del> | | | 10 | mV | | Power Supply | PSRR | f = 10 kHz | | 50 | | dB | | Spindle Transconductance Amplif | er (A <sub>6</sub> and A <sub>7</sub> ) | | | | • | | | Transconductance | G <sub>ms</sub> | $R_{LOAD} = 4 \Omega$ to $V_{MOT}$ | 0.4 | 0.5 | 0.6 | A/V | | Output Current Limit Accuracy | <u> </u> | : | -20 | | 20 | % | | -3 dB Bandwidth | F <sub>o</sub> | $R_{LOAD} = 4 \Omega$ to $V_{MOT}$ , $C_{LOAD} = 100 \text{ pF}$ | | 70 | | kHz | | Slew Rate | SR | · - | | 1 | | V/µs | | Output Current Cutoff Voltage | | Measured at OA1 with respect to GND | 2.70 | 2.85 | 3.0 | v | | Spindle Half-Bridge | <u> </u> | | | | | | | | | $I_{OUT} = -1 A$ | | 0.6 | | | | On Resistance (Sink or Source) | r <sub>DS(on)</sub> | I <sub>OUT</sub> = 1 A including 0.23 Ω R <sub>S</sub> | | 0.7 | | Ω | | | | (Sink + Source), I <sub>OUT</sub> = 1 A | | | 2.3 | 1 | | • | | $V_{OUT} = V_{MOT}$ | | <b></b> | 100 | | | Ouptut Leakage Current | I <sub>DS(off)</sub> | V <sub>OUT</sub> ≠ 0 V | -100 | | | μΑ | | Clamp Diode | V <sub>f(on)</sub> | l <sub>OUT</sub> = 1 A | -1.5 | | | V | # **Si9990ACS** # **Specifications (Cont'd)** | | | | Test Conditions<br>Unless Otherwise Specified | | Limits | | | |----------------------------------------|----------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|-------------------------|------| | Parameter | | Symbol | $V_{ADIN} = V_{DD} = V_{MOT} = 5 \text{ V } \pm 10\%$ $R_{S}(VCM) = 1.67 \Omega$ $R_{SPIN} = 17 \text{ k}\Omega, T_{A} = 0 \text{ to } 70^{\circ}\text{ C}$ | Min | Тур | Max | Unit | | VCM Transconductance Ampl | ifier (A3, | A4, A5, A9 | , A <sub>10</sub> and DMOS FETs) | | | | | | T | | G <sub>MVH</sub> | Gain Select = High, $I_{OUT} = \pm 300 \text{ mA}$ | 142 | 150 | 158 | | | Transconductance | | G <sub>MVL</sub> | Gain Select = Low, I <sub>OUT</sub> = ±75 mA | 35.6 | 37.5 | 39.4 | mA/\ | | Output Offset Current, High Gain | | I <sub>OS</sub> , HG | Gain Select = High | -5 | 0 | +5 | | | Output Offset Current, Low Gain | | I <sub>OS</sub> , LG | $I_{OS}$ (G/Sel = High)– $I_{OS}$ (G/Sel = Low) | -5 | 0 | +5 | mA | | Ontario Caractiones | | V <sub>OH</sub> | $I_{OH} = 0.3 \text{ A}, V_{MOT} = 4.5 \text{ V}, \pm \text{ Output}$ | 3.9 | 4.2 | | | | Output Compliance | | Vol | $I_{OL}$ = 0.3 A, $V_{MOT}$ = 4.5 V, $\pm$ Output | | 0.2 | ().4 | v | | Clamp Diode Voltage | | V <sub>CL</sub> | I <sub>F</sub> = 0.3 A | | | 1.5 | | | Feedback Resistance | | R <sub>F</sub> | From l <sub>SENSE(OUT)</sub> to IA4 | | 10 | | kΩ | | 3 dB Bandwidth | A <sub>4</sub> , A <sub>5</sub> | | | | t | | MH: | | 3 dp pandwidth | A <sub>9</sub> , A <sub>10</sub> | | | | 0.4 | | IVI. | | PSRR | | | @ 10 kHz | | 50 | | dB | | Output Swing | A <sub>3</sub> , A <sub>5</sub> | | $R_{LOAD}$ = 50 k $\Omega$ to $V_R$ | 0.2 | | V <sub>DD</sub><br>-0.2 | v | | Output Swing | A4 | | $R_{LOAD} = 50 \text{ k}\Omega \text{ to } V_R$ | 1.2 | | V <sub>DD</sub><br>-1.2 | ` | | Reference Generator (A <sub>8</sub> ) | | | | | | | | | Input Resistance | - | | Measured at V <sub>ADIN</sub> Pin | | 72 | | kΩ | | Output Voltage | | V <sub>R</sub> | $I_{OUT} = \pm 2 \text{ mA}$ | 2.37 | 2.5 | 2.63 | V | | Power Supply Monitor | | | | | | | | | V <sub>DD</sub> Undervoltage Threshold | | | | 3.7 | 3.9 | 4.1 | v | | Hysteresis | | | <u></u> | | 70 | | m۷ | | Overtemperature Protection | | | | | <u> </u> | <u> </u> | | | Trip Point | | | | | 165 | | Π | | Hystersis | - | | | | 20 | | °C | | Head Retract Function (Under | voltage ( | Or Sleep M | lode; C <sub>DLY</sub> tied to V <sub>CLAMP</sub> ) | | | l | | | I <sub>RET</sub> Bias Voltage | | V <sub>RET</sub> | $I_{RET} = \frac{V_{RET}}{R_{RET}}, I_{OUT} = -(200 \times I_{RET})$ | | 0,25 | | ν | | Retract Output Current Limit | | l <sub>out+</sub> | $R_{RET} = 2.5 \text{ k}\Omega, V_{OUT+} = 0.2 \text{ V}$ | 14 | 20 | 26 | m.A | | Retract Output Voltage Limit | | V <sub>OUT</sub> | I <sub>OUT−</sub> = −20 mA | 0.31 | 0.44 | 0.5 | v | | Emergency Retract Supply Current | | I <sub>CLAMP</sub> | $V_{CLAMP}$ = 3 V, $R_{RET}$ = 2.5 kΩ<br>$V_{DD}$ = 0 V, Static, No Load | | 2 | 4 | mA | | Retract Supply Voltage Range | | $V_{CLAMP}$ | | 1.41 | 5 | 5.5 | V | | CHS Leakage | | $I_{CHS}$ | $V_{DD} = 0 \text{ V. } V_{CLAMP} = 3 \text{ V. } V_{CHS} = 10 \text{ V}$ | | | 2 | μA | | dc to dc Converter (Charge Pu | ımp) | • | | | | | | | Output Voltage | | CHS | $I_{CHS} = -5 \text{ mA}, V_{DD} = V_{MOT} = 4.5 \text{ V}$ | 11 | | | V | #### **Specifications** | | | Test Conditions<br>Unless Otherwise Specified | | Limits | | | |-----------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----------------------|------| | Parameter | Symbol | $V_{ADIN} = V_{DD} = V_{MOT} = 5 \text{ V } \pm 10\%$ $R_{S}(VCM) = 1.67 \Omega$ $R_{SPIN} = 17 \text{ k}\Omega$ , $T_{A} = 0 \text{ to } 70^{\circ}\text{C}$ | Min | Тур | Max | Unit | | Flyback Clamp | | * | 1 | • | | | | Flyback Clamp Switch Resistance | | Normal Mode, I <sub>CLAMP</sub> = 0.1 A | | 4 | | Ω | | Clamp Zener Voltage | Vz | $I_{CLAMP} = 0.1 \text{ A}$ | | 9.1 | | v | | Uncommitted Amplifier (A <sub>2</sub> ) | | | | · | | | | Input Offset Voltage | vos | | -15 | 0 | +15 | mV | | Input Bias Current | ΙB | - | | | 50 | nΑ | | Unity Gain Bandwidth | | $R_{LOAD} = 50 \text{ k}\Omega$ , $C_{LOAD} = 100 \text{ pF to } V_R$ | | í | | MHz | | Slew Rate | SR | | 1 | | | V/µs | | Power Supply Rejection Ratio | PSRR | @ 10 kHz | | 50 | | | | Open Loop Voltage Gain | A <sub>VOL</sub> | $R_{LOAD} = 50 \text{ k}\Omega \text{ to } V_R.$<br>Measured at $V_R \pm 1.8 \text{ V}$ | | 60 | | dB | | Output Voltage Swing | v <sub>o</sub> | $R_{LOAD} = 50 \text{ k}\Omega \text{ to } V_R$ | 0.2 | | V <sub>DD</sub> - 0.2 | v | | Timing | • | | | | | • | | Chip Select to Clock Setup Time | t <sub>CS</sub> | | 160 | | | | | Data Setup Time | t <sub>DS</sub> | See Timing Diagram, Figure 1 | 160 | | | ns | | Data Hold Time | t <sub>DH</sub> | | 160 | | | 1 | | Head Retract Time-Out (Brake Delay) | tDLY | $t_{DLY} = 514 \text{ k}\Omega \times C_{DLY}, C_{DLY} = 0.18 \mu\text{F}, \\ V_{DD} = 0 \text{ V}, V_{CLAMP} = 1.41 \text{ to } 5.5 \text{ V}$ | 55 | 100 | 240 | ms | #### **Detailed Description** #### **Serial Port** A 6-bit word at the serial port DATA pin is used to program basic operating conditions. The function of each bit is shown in Tables 3 and 2. To write data to the serial port, $\overline{CS}$ is pulled low during CLOCK low. This holds the existing word while new data is written into the shift registers on a positive CLOCK edge. The new data becomes valid on the rising edge of $\overline{CS}$ . When $\overline{CS}$ is high, CLOCK is disabled and data cannot be shifted. D0 is the last bit written to the serial port. It enters sleep mode (D0 = 0) upon power up. When D0 is written "0", a head retract is automatically initiated and toLY applies following the next $\overline{CS}$ rising edge. The Mode pin is used for production testing only. It should be tied low during normal operation. Notes a. $-50\text{-}k\Omega$ load is in addition to the $R_{SPIN}$ load. #### **Detailed Description (Cont'd)** Table 3: Serial Port Definitions | | - | Function | | | | |-----|--------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------|--|--| | Bit | Name | 0 | 1 | | | | D0 | Sleep Mode/System Enable | Sleep Mode: VCM retracted, spindle and VCM brake applied after period t <sub>DLY</sub> | Normal Operation | | | | D1 | Spindle Brake | Normal Operation | Spindle Disabled and Brake Applied, VCM<br>Enabled | | | | D2 | Spindle Current Limit | See Table 2 | | | | | D3 | Spindle Current Limit | See Ta | ible 2 | | | | D4 | Idle Mode/VCM Enable | Idle: VCM Disabled and Brake Applied,<br>Spindle Running | Normal Operation | | | | D5 | Spindle Step Mode | Normal Operation Test Pin Becomes Single Step Come Clock | | | | Table 4: Spindle Current Limit | D2 | D3 | Current Limit | Current Limit $(\mathbf{R}_{SPIN} = 17 \text{ k}\Omega)$ | Current Limit $(\mathbf{R}_{SPIN} = 15.7 \text{ k}\Omega)$ | |-----|----|--------------------------|----------------------------------------------------------|------------------------------------------------------------| | 0 | 0 | 1.85 V • G <sub>ms</sub> | 925 mA | 1 A | | 0 | 1 | 1.45 V • G <sub>ms</sub> | 725 mA | 780 mA | | 1 | 0 | 1.05 V • G <sub>ms</sub> | 525 mA | 570 mA | | 1 1 | 1 | 0.65 V • G <sub>ms</sub> | 325 mA | 350 mA | G<sub>ms</sub> = Transconductance (Refer to (1) VCM Design Equations, page 3-84) Figure 1. Write Cycle Timing Diagram #### **Motor Shutdown Sequence** The Si9990ACS executes a motor shutdown sequence whenever V<sub>DD</sub> drops below 3.9 V (emergency retract), or serial bit D0 is set low (sleep mode). The shutdown sequence is terminated by a programmable one-shot (brake delay). During the time-out (t<sub>DLY</sub>), both the spindle and VCM outputs are turned off. Simultaneously, a separate VCM retract circuit is activated. As shown in Figure 2, the all-bipolar design enables retract function all the way down to a supply of 1.41 V at $V_{CLAMP}$ pin. The retract current typically is 20 mA, adjustable with an external resistor, $R_{RET}$ . To limit retract velocity, a fixed clamp limits the voltage across VCM to no more than 440 mV. After the time-out, the retract circuitry is shut off while the spindle motor and VCM brake is activated by turning on all low-side DMOS drivers. To brake faster (i.e., with lower impedance short across the motor windings) the low-side drivers are powered by the residual charges on the CHS bypass capacitor. ### **Detailed Description (Cont'd)** Figure 2. Simplified Retract Circuit #### **Spindle Driver** Table 5: Spindle PWM Speed Control (Double Integrator) | System State | PU | P <sub>D</sub> | P <sub>OUT</sub> | State | |---------------------|----|----------------|------------------|-------| | Run | 0 | 0 | 1 | Decel | | Run | 0 | 1 | Z | Hold | | Run | ŧ | 0 | Z | Hold | | Run | 1 | 1 | 0 | Accel | | Spindle Brake/Sleep | х | х | 0 | Accel | Table 6: Spindle Commutation Sequence | Sequencer State | OUTA | OUT <sub>B</sub> | OUTC | | |----------------------------------------------------------------|------|------------------|------|--| | Reset* | Z | Z | Z | | | <del> </del> | High | Low | z | | | 2 | High | z | Low | | | 3 | Z | High | Low | | | 4 | Low | High | z | | | 5 | Low | Z | High | | | <u> </u> 6 + | Z | Low | High | | | *Reset is the state after exiting sleep or spindle brake mode. | | | | | Note: X = Don't Care, Z = High Impedance Siliconix # **Si9990ACS** # **Pin Description** #### **Power Supplies** | Function | Pin Number | Description | |--------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{\mathrm{DD}}$ | 61 | +5-V supply for VCM and spindle controller logic. | | $V_{MOT}$ | 7, 8, 57, 58 | +5-V supply for VCM and spindle motor drivers. | | V <sub>CLAMP</sub> | 53 | Inductive flyback clamp and emergency head retract power supply. This pin is shorted to $V_{\rm MOT}$ by an on-chip switch during normal operation. The switch eliminates the need for an external Schottky diode. | | AGND | 24 | Low noise ground return for critical analog functions. | | GND | 3, 4, 11, 12<br>36, 37, 38, 39<br>42, 43 | Ground return for the entire chip. All ground pins are connected to each other through the die substrate and lead frame. The large number of direct connections to the lead frame lowers thermal impedance and improves power dissipation. | | CHS | 56 | Output of the dc-to-dc converter, used to power VCM and spindle drive MOSFETs. The converter is a 3X charge pump capable of sourcing 5 mA. An external > 0.1 µF capacitor between Pin 56 and ground is necessary. | | CP2H | 59 | Positive side of the external 3X charge pump capacitor. | | CPIH | 60 | Positive side of the external 2X charge pump capacitor. | | CP2 | 54 | 500-kHz oscillator output, used to drive the 3X charge pump. | | СРІ | 55 | Inverted output of the on-chip 500-kHz oscillator, used to drive the external 2X charge pump capacitor. | | V <sub>ADIN</sub> | 23 | Low noise +5-V supply pin for the on-chip reference generator. | | V <sub>R</sub> | 22 | Output of the on-chip reference generator: $V_R = V_{ADIN} / 2$ . This is used as the dc reference level for all analog signals. | #### **Voice Coil Motor Driver** | Function | Pin Number | Description | |------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GAIN<br>SELECT | 2 | Input pin used to select VCM transconductance. A high input sets the gain to the maximum and a low input sets the gain to be $\frac{1}{4}$ of the maximum. | | $V_{DAC}$ | 16 | Inverting input of servo PWM filter amplifier. | | OA3 | 15 | Output of servo PWM filter amplifier. Connect $R_C$ network from this pin to $V_{DAC}$ to set filter bandwidth. A positive OA3 relative to $V_R$ will set $V_{CM}$ output current positive. | | IA4 | 14 | Inverting input of V <sub>CM</sub> loop compensation amplifier, | | OA4 | 13 | Output of V <sub>CM</sub> loop compensation amplifier. Connect lead-lag network from this pin to IA4 to set desired loop bandwidth. | | I <sub>SENSE</sub> IN+ | 62 | Positive input terminal for $V_{CM}$ current sense amplifier. This pin connects to external sense resistor and $V_{CM}$ . | | I <sub>SENSE</sub> IN- | 63 | Negative input terminal for $V_{CM}$ current sense amplifier. This pin connects to the other side of sense resistor and $OUT$ + pin. | | I <sub>SENSE</sub> OUT | 64 | Output terminal of V <sub>CM</sub> current sense amplifier. | | OUT+ | 5, 6 | V <sub>CM</sub> power amplifier positive output terminal. Current from OUT+ is positive. | | OUT- | 9, 10 | V <sub>CM</sub> power amplifier negative output terminal. During head retract, V <sub>CM</sub> output current will be negative, or flowing from this pin into the V <sub>CM</sub> load. | | I <sub>RET</sub> | 1 | Control pin for head retract current (nominally 0.25 V). An external resistor is connected to this pin. The current is amplified 200 times at the $V_{CM}$ driver. | | C <sub>DLY</sub> | 21 | An external capacitor is connected to this pin to set the maximum head retract time. $t_{DLY} = 514 \text{ k}\Omega \text{ x}$ Cpty. At the end of the delay, the spindle motor is set to brake. A head retract may also be forced, by asserting this pin low. | # Pin Description (Cont'd) #### Microcontroller Interface | Function | Pin Number | Description | |----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | DATA | 18 | Data input for the serial port. | | CLK | 19 | Clock input for serial port data. | | CS | 20 | Strobe input for data word. System commands are executed at the rising edge of $\overline{\text{CS}}$ . | | FAULT | 17 | Undervoltage flag output, Forced low if 5-V supply drops below 3.9 V, or the internal power-on reset timer (approximately 0.5 ms) is timing out. | #### **Diagnostic Functions** | Function | Pin Number | Description | |----------|------------|-------------------------------------------------------------------------------------------------| | MODE | 51 | Control input used for manufacture testing only. Grounded or left open during normal operation. | | TEST | 52 | Used as temperature test or step mode clock input. Controlled by serial port. | #### **Spindle Motor Driver** | Function | Pin Number | Description | |-------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>COM</sub> | 27 | Spindle commutation clock output. A positive going pulse is generated whenever a valid back EMF zero crossing is detected. The external speed control, working in either phase or frequency domain, compares this signal against a reference clock and feedbacks a PWM servo signal to the spindle driver via the PWM decoder and low-pass filter (A <sub>2</sub> ). | | PU | 49 | Pulse width modulation pull-up command from speed control. | | P <sub>D</sub> | 50 | Pulse width modulation pull-down command from speed control. | | Pout | 48 | Pulse width modulation output from speed control. This pin is connected to the external integrating resistor of $A_2$ . $P_{OUT}$ is low, or accelerating, if $P_U$ = high and $\overline{P_D}$ = high, $P_{OUT}$ is high, or decelerating, if $P_U$ = low and $\overline{P_D}$ = low, $P_{OUT}$ is tri-state, or holding, otherwise. | | lA2 | 25 | Inverting input of spindle PWM low-pass filter amplifier. | | OA2 | 26 | Output of spindle PWM low-pass filter amplifier. Connect RC network from this pin to IA2 to set desired cutoff frequency. | | IAl | 35 | Inverting input of spindle loop compensation amplifier. | | OAT | 34 | Output of spindle loop compensation amplifier. Connect RC lead-lag network from this pin to IA1 to set compensation. | | R <sub>SPIN</sub> | 33 | Connect an accurate external resistor from this pin to OA1 to set spindle transconductance and current limit. The recommended resistance is 17 k $\Omega$ . | | OUTA | 46, 47 | Spindle phase A output terminal. | | OUTB | 44, 45 | Spindle phase B output terminal. | | OUT <sub>C</sub> | 40, 41 | Spindle phase C output terminal. | | CST | 31 | An external capacitor connected to this pin will generate commutation pulses to start up the spindle motor. | | CWD | 30 | An external capacitor connected to this pin will disable the back EMF comparators during diode recirculation, detect incorrect motor rotation or stall. | | CD1 | 29 | Connect at this pin one of the two external capacitors used to generate the ideal commutation point from the back EMF zero crossing points. | | CD2 | 28 | Connect a second capacitor identical to CD1 at this pin to generate the optimum commutation delay. | | CT | 32 | Spindle motor center tap input for back EMF sensing. | #### **Application** 64-Pin SQFP test board for typical 2<sup>1</sup>/<sub>2</sub>" or smaller HDD (shown with external phase detector for spindle speed control and external PWM for VCM DAC) VCM Design Equations: (1) Transconductance $$(G_{mv})$$ $$\rightarrow \text{ High Gain } = \frac{1}{4 \text{ R}_S} : \text{ G/SEL } = \text{ High}$$ $$\rightarrow \text{ Low Gain } = \frac{1}{16 \text{ R}_S} : \text{ G/SEL } = \text{ Low}$$ (2) Output Retract Current $$I_{OUT} = 200 \text{ x } I_{RET} = 200 \text{ x } \frac{0.25 \text{ V}}{R_{RET}}$$ Spindle Design Equation: Transconductance $(G_{ms}) = \frac{8700}{R_{SPIN}}$ (3) Transconductance Loop Compensation $$\begin{aligned} & \text{Closed-Loop BW} &= \frac{4 \ (16)}{2 \ \pi \ (10 \ \text{K}) \ C_L} \qquad \begin{pmatrix} R_S \\ R_M + R_S \end{pmatrix} \\ & \text{or} \qquad \begin{cases} & C_L = \frac{64}{2 \pi \ (10 \ \text{K}) \ \text{BW}} \qquad \begin{pmatrix} R_S \\ R_M + R_S \end{pmatrix} \\ & \\ R_L = \frac{L_M}{C_L \ (R_M + R_S)} \end{cases} \end{cases} \\ & R_M = \text{Motor Resistance} \\ & R_M = \text{Motor Inductance} \end{cases}$$ (4) Refer to AN93-1 for all servo equations. # Теміс ### **Application** Table 7: Components for Test Board | Name | Value | Comments | |------|--------|-----------------------------------------------| | RI | 100 k | VCM PWM Low Pass Filter | | R2 | 100 k | VCM PWM Low Pass Filter | | R3 | 100 k | VCM PWM Low Pass Filter | | R4 | 2.61 k | VCM Transconductance Amplifier<br>Compensator | | R6 | 39 k | Spindle PWM Low Pass Filter | | R7 | 110 k | Spindle PWM Low Pass Filter | | R8 | 5.6 M | Spindle Speed Control Lead-Lag<br>Compensator | | R9 | 910 k | Spindle Speed Control Lead-Lag<br>Compensator | | R10 | 470 k | Spindle Speed Control Lead-Lag<br>Compensator | | RII | 17 k | R <sub>SPIN</sub> Resistor | | R12 | 1.67 | VCM Sense Resistor | | R13 | 2.5 k | VCM Retract Bias Resistor (RRET) | | R14 | 30 | VCM Snubber Resistor | | R15 | 30 | VCM Snubber Resistor | | R16 | 62 | Spindle Snubber Resistor | | R17 | 62 | Spindle Snubber Resistor | | R18 | 62 | Spindle Snubber Resistor | | C1 | 1.2 nF | VCM PWM Low Pass Filter | | C2 | 100 pF | VCM PWM Low Pass Filter | | C3 | 18 nF | VCM Transconductance Amplifier<br>Compensator | | Name | Value | Comments | | | |---------------------------------------------------------------------|----------|-----------------------------------------------|--|--| | C4 | 27 nF | Spindle Start-Up Capacitor | | | | C5 | 680 pF | Spindle Watch-Dog Capacitor | | | | C6 | 1.8 nF | Spindle Commutation Delay<br>Capacitor #1 | | | | C7 | 1.8 nF | Spindle Commutation Delay<br>Capacitor #2 | | | | C8 | 0.22 nF | Spindle Loop 'Zero' Capacitor | | | | C9 | 2.7 nF | Spindle PWM Low Pass Filter | | | | C10 | 2.2 nF | Spindle Speed Control Lead-Lag<br>Compensator | | | | CH | 10 nF | Spindle Speed Control Lead-Lag<br>Compensator | | | | C12 | 82 nF | Charge Pump Capacitor #1 | | | | C13 | 82 nF | Charge Pump Capacitor #2 | | | | C14 | 100 nF | VCM Snubber Capacitor | | | | C15 | 100 nF | VCM Snubber Capacitor | | | | C16 | 180 nF | Spindle Snubber Capacitor | | | | C17 | 180 nF | Spindle Snubber Capacitor | | | | C18 | 180 nF | Spindle Snubber Capacitor | | | | C19 | ≥ 0.1 µF | Bypass Capacitor | | | | C20 | ≥ 0.lµF | Bypass Capacitor | | | | C21 | ≥ 0.1 µF | Bypass Capacitor | | | | C22 | 180 nF | Brake Delay Capacitor (CDLY) | | | | Note: These values are entirely dependent on motor characteristics. | | | | | #### **Package Outline** #### **SQFP 64-Pin** Siliconix 3-85