# **VM313H** # 14-CHANNEL, HIGH-PERFORMANCE, THIN-FILM HEAD, READ/WRITE PREAMPLIFIER 950801 August, 1995 #### **FEATURES** - High Performance: - Read Mode Gain = 250V/V - Low Input Noise = 0.8nV/√Hz Maximum - Input Capacitance = 25pF Maximum - Write Current Range = 10mA to 40mA - Head Inductance Range = 200nH to 3uH - Head Voltage Swing = 7Vp-p Minimum - Write Current Rise Time = 5ns - . Low Power Dissipation - Enhanced System Write-to-Read Recovery Time - Power Supply Fault Protection - · Schottky Isolated Damping Resistor Standard - · Write Unsafe Detection - +5V and +12V Power Supply Requirement - Differential Pseudo ECL Write Data Input #### DESCRIPTION The VM313H is a high-performance, low-power, high gain, bipolar monolithic read / write preamplifier designed for use with two-terminal thin-film recording heads. It provides write current control, data protection circuitry and a low-noise read preamplifier for fourteen channels. When unselected, the device enters a sleep mode, with power dissipation reduced to less than 180mW. Fault protection is provided so that during power supply sequencing the write current generator is disabled. System write-to-read recovery time is minimized by maintaining the read channel common-mode output voltage in the write mode. The VM313H features a read mode voltage gain of 250V/V. Very low power dissipation from +5V and +12V supplies is achieved through use of high-speed bipolar processing and innovative circuit design techniques. A 400 $\Omega$ damping resistor is included on-chip in series with a Schottky diode pair to maintain high input resistance in the read mode. The VM313H is available in a variety of package configurations. Please consult VTC for package availability. #### **BLOCK DIAGRAM** ### ABSOLUTE MAXIMUM RATINGS | Bower Cumply Voltages: | |------------------------------------------------------------------------| | Power Supply Voltages: | | V <sub>DD</sub> 0.3V to +14V | | V <sub>CC</sub> 0.3V to +7V | | Write Current (I <sub>W</sub> ) 100mA | | Input Voltages: | | Digital Input Voltage V <sub>IN</sub> 0.3V to (V <sub>CC</sub> + 0.3)V | | Head Port Voltage V <sub>H</sub> 0.3V to (V <sub>CC</sub> + 0.3)V | | WUS Pin Voltage Range V <sub>WUS</sub> 0.3V to +14V | | Output Current: | | RDX, RDY: I <sub>O</sub> 10mA | | WUS: I <sub>WUS</sub> +12mA | | Junction Temperature, | | Storage Temperature Range65° to 150°C | | Thermal Characteristics, Θ <sub>JA</sub> : | | 44-lead SOIC | | | #### **RECOMMENDED OPERATING CONDITIONS** | DC Power Supply Volta | ge: | |-----------------------|--------------| | V <sub>DD</sub> | 12V ± 10% | | V <sub>CC</sub> | 5V ± 10% | | Junction Temperature | 0°C to 125°C | #### CIRCUIT OPERATION The VM313H addresses fourteen two-terminal thin film heads, providing write drive or read amplification. Head selection and mode control are accomplished with pins HSn, $\overline{CS}$ and $R/\overline{W}$ , as shown in Tables 1 and 2. Internal resistor pullups provided on pins $\overline{CS}$ and $R/\overline{W}$ will force the device into a non-writing condition if either control line is opened accidentally. #### Write Mode Write mode configures the VM313H as a current switch and activates the write unsafe (WUS) detection circuitry. Write current is toggled between the X and Y direction of the selected head on each high-to-low transition on pins WDI - $\overline{WDI}$ (differential write data inputs). A preceding read operation initializes the write data flip-flop (WDFF) so that upon entering the write mode current flows into the "X" head port. The write current magnitude is determined by an external resistor connected between the WC pin and ground. An internally generated 1.71V reference voltage is present at the WC pin. The magnitude of the write current $(0\text{-pk}, \pm 8\%)$ is: $$I_{W} = 1.65 \text{ V/R}_{WC}$$ Typically, an adjustment to the calculated head current is required to account for current shunted by the damping resistor. This complication is avoided in the VM313H because the internal damping resistors are series-connected with Schottky diode pairs. In multiple-device applications, a single R<sub>WC</sub> resistor may be made common to all devices. Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, may be required to clear the WUS flag. - No write current - WDI frequency too low - Open head - Device in read mode - · Device not selected #### **Read Mode** Read mode configures the VM313H as a low-noise high gain differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common-mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the recovery time delay to the subsequent Pulse Detection circuitry. #### Idle Mode When $\overline{CS}$ is high, virtually the entire circuit is shut down so that power dissipation is reduced to less than 180 mW for a **sleep** mode. Table 11: Mode Select | R/W | ĊŠ | MODE | |-----|----|-------| | 0 | 0 | Write | | 1 | 0 | Read | | X | 1 | Idle | Table 12: Head Select | HS0 | H61 | HS2 | HS3 | HEAD | |-----|-----|-----|-----|------| | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 1 | | 0 | 1 | 0 | 0 | 2 | | 1 | 1 | 0 | 0 | 3 | | 0 | 0 | 1 | 0 | 4 | | 1 | 0 | 1 | 0 | 5 | | 0 | 1 | 1 | 0 | 6 | | 1 | 1 | 1 | 0 | 7 | | 0 | 0 | 0 | 1 | 8 | | 1 | 0 | 0 | 1 | 9 | | 0 | 1 | 0 | 1 | 10 | | 1 | 1 | 0 | 1 | 11 | | 0 | 0 | 1 | 1 | 12 | | 1 | 0 | 1 | 1 | 13 | # **PIN DESCRIPTIONS** | NAME | 1/0 | DESCRIPTION | |--------------------------|-----|-----------------------------------------------------------------------------------------| | HS0 - HS3 | 1* | Head Select: selects one of up to 14 heads | | H0X - H13X<br>H0Y - H13Y | I/O | X, Y Head Terminals | | WDI, WDI | l* | Write Data Input: A negative transition (WDI - WDI) toggles direction of head current. | | CS | 1 | Chip select: low level enables the device | | R/W | 1* | Read/Write select: high level selects read moden | | wus | 0* | Write Unsafe: open collector output,<br>high level indicates writes unsafe<br>condition | | wc | | Write Current: a resistor adjusts level of write current | | RDX, RDY | 0, | Read Data Output: differential output data | | VCC | | +5 volt logic circuit supply | | VDD | | +12 volt supply | | GND | | Ground | $<sup>^{\</sup>star}$ When more than one R/W device is used, these signals can be wire OR'ed. # TYPICAL APPLICATION <sup>\*</sup> For proper operation in read or write mode the WDI/WDI inputs must be correctly biased to their respective PECL levels. They cannot float of both be tied high or low. # DC CHARACTERISTICS Unless otherwise specified, recommended operating conditions apply. | PARAMETER | SYM | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|------------------|---------------------------------------------------------------------|-----------------------|-----|-----------------------|-------| | VCC Supply Current | Icc | Read Mode | | | 47 | mA | | | | Write Mode | | · | 27 | | | | | Idle Mode | | | 4 | | | | | Read Mode | | | 31 | | | VDD Supply Current | I <sub>DD</sub> | Write Mode | | | 30 + I <sub>W</sub> | mA | | | | Idle Mode | | | 12 | | | | | Read Mode | | 500 | 670 | | | Power Dissipation (T <sub>J</sub> = 125°C) | PD | Write Mode: I <sub>W</sub> = 20mA | | 625 | 800 | mW | | | | Idle Mode | | 105 | 180 | | | Input Low Voltage | V <sub>IL</sub> | TTL | | | 0.8 | ٧ | | Input High Voltage | V <sub>IH</sub> | TTL | 2.0 | | | ٧ | | Input Low Current | 1 <sub>1</sub> L | V <sub>IL</sub> = 0.8V, TTL | -0.4 | | | mA | | Input High Current | lін | V <sub>IH</sub> = 2.0V, TTL | | | 100 | μА | | WDI, WDI Input High Voltage | V <sub>IH</sub> | Pseudo ECL | V <sub>CC</sub> - 1.0 | | V <sub>CC</sub> - 0.7 | ٧ | | WDI, WDI Input Low Voltage | V <sub>IL</sub> | Pseudo ECL | V <sub>CC</sub> - 1.9 | | V <sub>CC</sub> - 1.6 | ٧ | | WDI, WDI Input High Current | 1111 | V <sub>IH</sub> = V <sub>CC</sub> - 0.7V | | | 100 | μΑ | | WDI, WDI Input Low Current | I <sub>IL</sub> | $V_{IL} = V_{CC} - 1.6V$ | | | 80 | μА | | WUS Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8mA | | | 0.5 | ٧ | | VCC Fault Voltage | V <sub>DDF</sub> | | 9.0 | | 10.5 | ٧ | | VCC Fault Voltage | V <sub>CCF</sub> | | 3.5 | | 4.3 | ٧ | | Head Current (HnX, HnY) | | Write Mode, $0 < V_{CC} \le 3.5V$ , $0 < V_{DD} < 9V$ | -200 | | +200 | 4 | | | <b>!</b> н | Write Mode, 0 < V <sub>CC</sub> < 5.5V, 0 < V <sub>DD</sub> < 13.2V | -200 | | +200 | μА | **READ CHARACTERISTICS** Unless otherwise specified, recommended operating conditions apply, $C_L$ (RDX, RDY) < 20pF and $R_L$ (RDX, RDY) = $1k\Omega$ . | PARAMETER | SYM | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------|--------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|--------| | Differential Voltage Gain | A <sub>V</sub> | V <sub>IN</sub> = 1mVp-p @300kHz | 210 | 250 | 290 | V/V | | Bandwidth | BW | -1dB, $ Zs < 5\Omega$ , $V_{IN} = 1$ mVp-p @300kHz | 25 | | | MHz | | | | -3dB, $ Zs < 5\Omega$ , $V_{IN} = 1$ m $V$ p-p @ 300k $Hz$ | 45 | | | | | Input Noise Voltage | e <sub>in</sub> | BW = 15MHz, L <sub>H</sub> = 0, R <sub>H</sub> = 0 | | 0.65 | 0.8 | nV/√Hz | | Differential Input Capacitance | C <sub>IN</sub> | $V_{IN} = 1 \text{mVp-p}, f = 5 \text{MHz}$ | | 17 | 26 | pF | | Differential Input Resistance | R <sub>IN</sub> | V <sub>IN</sub> = 1mVp-p, f = 5MHz,<br>(25°C < T <sub>A</sub> < 125°C) | 500 | 1000 | | Ω | | Dynamic Range | DR | AC input voltage where the gain falls to 90% of the gain @ 0.2mVrms input, f = 5MHz | 2 | | | mVrms | | Common Mode Rejection Ratio | CMRR | V <sub>CM</sub> = 100mVp-p @5MHz | 54 | | | dB | | Power Supply Rejection Ratio | PSRR | 100mVp-p @5MHz on<br>V <sub>DD</sub> or V <sub>CC</sub> | 54 | · | | dB | | Channel Separation | cs | Unselected channels driven with 100mVp-p @5MHz, Selected Channels V <sub>IN</sub> = 0mVp-p | 45 | | | dB | | Output Offset Voltage | Vos | | -250 | | +250 | mV | | RDX, RDY Common Mode Output | 1,, | Read Mode | V <sub>CC</sub> - 2.8 | V <sub>CC</sub> - 2.3 | V <sub>CC</sub> - 2.0 | v | | Voltage | V <sub>OCM</sub> | Write Mode | V <sub>CC</sub> - 2.8 | V <sub>CC</sub> - 2.3 | V <sub>CC</sub> - 2.0 | V | | Single-Ended Output Resistance | R <sub>SEO</sub> | f = 5MHz | | | 30 | Ω | | Output Current | lo | AC coupled load, RDX to RDY | 3.2 | | | mA | WRITE CHARACTERISTICS Unless otherwise specified, recommended operating conditions apply, $I_W = 20 mA$ , $L_H = 1.0 \mu H$ , $H_H = 30 \Omega$ and $H_{DATA} = 5 MHz$ . | PARAMETER | SYM | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|-------------------|------------------------------------|-----|------|-----|---------| | WC Pin Voltage | V <sub>wc</sub> | | | 1.65 | | V | | Write Current Voltage | V <sub>DH</sub> | I <sub>WC</sub> = 40mA | 7 | | | Vp-p | | Unselected Head Current | 1 <sub>UH</sub> | | | | 1.0 | mA (pk) | | Differential Output Capacitance | C <sub>OUT</sub> | | | | 25 | pF | | Differential Output Resistance | R <sub>OUT</sub> | | 3.2 | | | kΩ | | WDI Transition Frequency | f <sub>DATA</sub> | WUS = low | 1.7 | | | MHz | | Write Current Range | Iw | $41.25\Omega < R_{WC} < 165\Omega$ | 10 | | 40 | mA | | Write Current Tolerance | Δl <sub>W</sub> | I <sub>W</sub> range 10mA to 40mA | -8 | | +8 | % | **SWITCHING CHARACTERISTICS (see Figure 1)** Unless otherwise specified, recommended operating conditions apply, $I_W = 20 \text{mA}$ , $L_H = 1.0 \mu \text{H}$ , $R_H = 30 \Omega$ and $f_{DATA} = 5 \text{MHz}$ . | PARAMETER | SYM | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|--------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|-------| | R/W to Write Mode | t <sub>RW</sub> | Delay to 90% of write current | | | 0.6 | μs | | R/W to Read Mode | twR | Delay to 90% of 100mV, 10MHz<br>read signal envelope or to 90%<br>decay of write current | | | 0.6 | μs | | CS to Select | tiR | Delay to 90% of write current or<br>to 90% of 100mV, 10MHz read<br>signal envelope | | | 0.6 | μѕ | | CS to Unselect | t <sub>IW</sub> | Delay to 10% of write current | | | 0.6 | μs | | HS0 - HS3 to Any Head | t <sub>HS</sub> | Delay to 90% of 100mV, 10MHz read signal envelope | | | 0.4 | μs | | Safe to Unsafe | t <sub>D1</sub> | 50% WDI to 50% WUS | 0.6 | | 3.6 | μs | | Unsafe to Safe | t <sub>D2</sub> | 50% WDI to 50% WUS | | | 1 | μs | | Propagation Delay | t <sub>D3</sub> | From 50% points, L <sub>H</sub> = 0, R <sub>H</sub> = 0 | | | 32 | ns | | Asymmetry | A <sub>SYM</sub> | WDI has 50% duty cycle and 1ns rise/fall time, $L_H = 0$ , $R_H = 0$ | | | 0.5 | ns | | Rise/Fall Time | t <sub>r</sub> /t <sub>f</sub> | 10% - 90% points, I <sub>W</sub> = 20mA,<br>L <sub>H</sub> = 0, R <sub>H</sub> = 0 | | | 5 | ns | | Rise/Fall Time | t <sub>r</sub> /t <sub>f</sub> | 10% - 90% points, $I_W = 20mA$ ,<br>$I_H = 600nH$ , $I_H = 20\Omega$ | | | 9 | ns | Figure 1: Write Mode Timing Diagram