# MIXIM ## 12-Bit, 30Msps, TTL-Output ADC ### **General Description** The MAX1172 analog-to-digital converter (ADC) is a 12-bit monolithic ADC capable of sample rates greater than 30Msps. An on-board input buffer and track/hold function ensure excellent dynamic performance without the need for external components. A 5pF input capacitance minimizes development problems. Logic inputs and outputs are TTL compatible. An overrange output signal is provided to indicate overflow conditions. Output data format is straight binary. Power dissipation is a very low 1.1W with power-supply voltages of +5.0V and -5.2V. The MAX1172 also provides a wide input voltage range of ±2.0V. The MAX1172 is available in a 32-lead ceramic sidebrazed package and a 44-lead surface-mount CERQUAD package. #### **Features** - ♦ Monolithic, 12-Bit, 30Msps Converter - ♦ On-Chip Track/Hold - ♦ ±2.0V Analog Input Range - High Input Impedance - ♦ 66dB SNR at 1MHz Input - ♦ Low Power: 1.1W - ♦ 5pF Input Capacitance - ♦ TTL-Compatible Outputs ### Ordering Information | PART | TEMP. RANGE | PIN-PACKAGE | |------------|--------------|---------------| | MAX1172CDJ | 0°C to +70°C | 32 Ceramic SB | | MAX1172CBH | 0°C to +70°C | 44 CERQUAD | ## \_Applications Radar Receivers Professional Video Instrumentation Imaging Digital Communications Digital Spectrum Analyzers ## Functional Diagram ## Pin Configurations MIXLM Maxim Integrated Products 7-187 For the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800 #### **ABSOLUTE MAXIMUM RATINGS** | Vcc | +6V | Γ | |--------------------------|------|---| | V <sub>EE</sub> | | Č | | Analog InputVFE | | Ĵ | | VFB, VFT | | S | | Reference Ladder Current | 12mA | L | | CLK IN | Vcc | | | Digital Outputs | 0mA to -30mA | |----------------------------------------|----------------| | Operating Temperature Range | 0°C to +70°C | | Junction Temperature (T <sub>i</sub> ) | +175°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10sec) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $\{V_{CC} = +5.0V, V_{EE} = -5.2V, DV_{CC} = +5.0V, V_{IN} = \pm 2.0V, V_{SB} = -2.0V, V_{ST} = +2.0V, f_{CLK} = 30MHz, 50\% clock duty cycle, T_A = T_{MIN} to T_{MAX}, unless otherwise noted.)$ | PARAMETER | conditions | TEST<br>LEVEL | MIN | TYP | MAX | UNITS | |--------------------------------------|------------------------|---------------|-----|------------|-----|----------------| | Resolution | | | 12 | | - | Bits | | DC ACCURACY (T <sub>A</sub> = +25°C) | | <u> </u> | | | | <u> </u> | | Integral Nonlinearity | ± full scale | IV | | ±2.0 | | LSB | | Differential Nonlinearity | 250kHz sample rate | IV | | ±0.8 | | LSB | | No Missing Codes | | 1 | | Guaranteed | | | | ANALOG INPUT | | <u> </u> | | | | | | Input Voltage Range | | VI | | ±2.0 | | ν | | Input Bias Current | T <sub>A</sub> = +25°C | 1 | | 30 | 60 | μA | | Input Resistance | VIN = 0V, TA = +25°C | 1 | 100 | 300 | | kΩ | | Input Capacitance | | V | | 5 | | рF | | Input Bandwidth | 3dB small signal | V | | 120 | | MHz | | Positive Full-Scale Error | | V | | ±5.0 | | LSB | | Negative Full-Scale Error | | V | | ±5.0 | | LSB | | REFERENCE INPUT | | | | | | • | | Reference Ladder Resistance | | VI | 500 | 800 | | Ω | | Reference Ladder Tempco | | V | | 0.8 | | Ω/°C | | TIMING CHARACTERISTICS | | | | | | <del></del> | | Maximum Conversion Rate | | VI | 30 | 40 | | MHz | | Overvoltage Recovery Time | | V | | 20 | | ns | | Pipeline Delay (Latency) | | VI | | | 1 | Clock<br>Cycle | | Output Delay | T <sub>A</sub> = +25°C | V | | 14 | 18 | ns | | Aperture Delay Time | T <sub>A</sub> = +25°C | V | | 1 | | ns | | Aperture Jitter Time | T <sub>A</sub> = +25°C | V | | 5 | | ps-RMS | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = +5.0V, V_{EE} = -5.2V, DV_{CC} = +5.0V, V_{IN} = \pm 2.0V, V_{SB} = -2.0V, V_{ST} = +2.0V, f_{CLK} = 30MHz, 50\% clock duty cycle, TA = T_{MIN} to T_{MAX}, unless otherwise noted.)$ | PARAMETER | CONDITIONS | | TEST<br>LEVEL | MIN | TYP | MAX | UNITS | |------------------------------------|--------------------------------------------------------|------------------------------|---------------|-----|------|-----|---------| | DYNAMIC PERFORMANCE | <u>'</u> | | | | | | · | | | f <sub>IN</sub> = 500kHz | | | | 10.0 | | | | Effective Number of Bits | f <sub>IN</sub> = 1MHz | | | | 9.8 | | Bits | | | $f_{IN} = 3.58MHz$ | | | | 9.5 | | 1 | | | f <sub>IN</sub> = 500kHz | T <sub>A</sub> = +25°C | Π, | 63 | 66 | | | | | IJN = 500KHZ | TA = TMIN to TMAX | IV | 58 | 61 | | 1 | | Signal-to-Noise Ratio | for = 1846-12 | T <sub>A</sub> = +25°C | ı | 63 | 65 | | 1 | | (without Harmonics) | f <sub>IN</sub> = 1MHz | TA = TMIN to TMAX | IV | 58 | 60 | | dB | | | 6 0.E0M1= | T <sub>A</sub> = +25°C | 1 | 62 | 64 | | 1 | | | $f_{IN} = 3.58MHz$ | $T_A = T_{MIN}$ to $T_{MAX}$ | IV | 58 | 60 | | İ | | | f 500H/F | T <sub>A</sub> = +25°C | 1 | 63 | 65 | | | | | fin = 500kHz | TA = TMIN to TMAX | IV | 59 | 61 | | | | Harmania Distantian | £ 43.41.1= | T <sub>A</sub> = +25°C | ı | 62 | 64 | | 1 | | Harmonic Distortion | f <sub>IN</sub> = 1MHz | TA = TMIN to TMAX | IV | 58 | 60 | | dB | | | 4 2 501414- | T <sub>A</sub> = +25°C | | 59 | 61 | | | | | f <sub>IN</sub> = 3.58MHz | TA = TMIN to TMAX | ΙV | 57 | 59 | | | | | f 500H-1- | T <sub>A</sub> = +25°C | | 60 | 62 | | | | | $f_{IN} = 500kHz$ | TA = TMIN to TMAX | IV | 55 | 57 | | dB | | Other state Market and Other state | 4 4 1 1 - | T <sub>A</sub> = +25°C | 1 | 59 | 61 | | | | Signal-to-Noise and Distortion | f <sub>IN</sub> = 1MHz | TA = TMIN to TMAX | IV | 55 | 57 | | | | | fin = 3 58MH2 | T <sub>A</sub> = +25°C | 1 | 57 | 59 | | | | | | $T_A = T_{MIN}$ to $T_{MAX}$ | IV | 54 | 56 | | | | Spurious-Free Dynamic Range | f <sub>IN</sub> = 1MHz, T <sub>A</sub> = +25°C | | V | | 74 | | dBc | | Differential Phase | fin = 3.58MHz and TA = +25°C | d 4.35MHz. | V | | 0.2 | | Degrees | | Differential Gain | f <sub>IN</sub> = 3.58MHz an<br>T <sub>A</sub> = +25°C | d 4.35MHz, | V | - | 0.7 | | % | | DIGITAL INPUTS | | | | | | | | | Logic "1" Voltage | | | ٧ | 2.4 | | 4.0 | ٧ | | Logic "0" Voltage | | | ٧ | | | 0.8 | ٧ | | Maximum Input Current Low | T <sub>A</sub> = +25°C | | 1 | 0 | 5 | 20 | μA | | Maximum Input Current High | T <sub>A</sub> = +25°C | | 1 | 0 | 5 | 20 | μΑ | | Pulse Width Low (CLK) | | | IV | 15 | | | ns | | Pulse Width High (CLK) | | | IV | 15 | | 300 | ns | | DIGITAL OUTPUTS | | | | | | | | | Logic "1" Voltage | T <sub>A</sub> = +25°C | | 1 | 2.4 | | | V | | Logic "0" Voltage | T <sub>A</sub> = +25°C | | | | | 0.6 | V | ## **ELECTRICAL CHARACTERISTICS (continued)** (VCC = +5.0V, VEE = -5.2V, DVCC = +5.0V, VIN = $\pm 2.0$ V, VSB = -2.0V, VST = +2.0V, fCLK = 30MHz, 50% clock duty cycle, TA = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.) | PARAMETER | CONDITIONS | TEST<br>LEVEL | MIN | TYP | MAX | UNITS | |------------------------|-------------------------|---------------|-------|------|-------|-------| | POWER-SUPPLY REQUIRE | MENTS | | | | | · | | | Vcc | IV | 4.75 | 5.0 | 5.25 | | | Voltages | DVCC | IV | 4.75 | 5.0 | 5.25 | V | | | -VEE | IV | -4.95 | -5.2 | -5.45 | 1 | | | ICC. TA = +25°C | 1 | | 135 | 150 | | | Currents | DICC, TA = TMIN to TMAX | IV | | 40 | 55 | mA | | | -IEE, TA = +25°C | 1 | | 45 | 70 | | | Power Dissipation | | VI | | 1.1 | 1.3 | W | | Power-Supply Rejection | 5V ±0.25V, -5.2V ±0.25V | V | | 1.0 | | LSB | Note 1: Typical thermal impedances (unsoldered, in free air): 32 Ceramic SB: 0jA = 50°C/W 44 CERQUAD: θj<sub>A</sub> = 78°C/W, θj<sub>A</sub> at 1m/s airflow = 58°C/W, θj<sub>C</sub> = 3.3°C/W Use forced-air cooling or heatsinking to maintain T<sub>i</sub> ≤ 150°C. | TEST LEVEL CODES | TEST LEVEL | TEST PROCEDURE | |------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------| | All electrical characteristics are subject to the | I | 100% production tested at the specified temperature. | | following conditions: | 11 | 100% production tested at $T_A = +25^{\circ}C$ , and sample tested at the | | All parameters having min/max specifications | | specified temperatures. | | are guaranteed. The Test Level column indi-<br>cates the specific device testing actually per- | 11) | QA sample tested only at the specified temperatures. | | formed during production and Quality<br>Assurance inspection. Any blank section in the | IV | Parameter is guaranteed (but not tested) by design and characterization data. | | data column indicates that the specification is not tested at the specified condition. | ٧ | Parameter is a typical value for information purposes only. | | Unless otherwise noted, all tests are pulsed: therefore, $T_j = T_C = T_A$ . | VI | 100% production tested at $T_A$ = +25°C. Parameter is guaranteed over specified temperature range. | #### 7 # 12-Bit, 30Msps, TTL-Output ADC ## Typical Operating Characteristics (fs = 30Msps, $f_{IN} = 1$ MHz, $T_A = +25$ °C, unless otherwise noted.) 7-191 ## \_\_\_\_\_Pin Description | PIN | | | | |------------|------------------------------------------------------|------------------|--------------------------------------| | Ceramic SB | CERQUAD | NAME | FUNCTION | | 1, 15 | 14, 41 | DGND | Digital Ground | | 2-13 | 43, 44, 1–10 | D0-D11 | TTL Outputs (D0 = LSB) | | 14 | 13 | D12 | TTL Output Overrange Bit | | 16, 32 | 15, 40 | DV <sub>CC</sub> | Digital +5.0V Supply (TTL Outputs) | | 17 | 17 | CLK | TLL Clock Input | | 18, 31 | 19, 39 | VEE | -5.2V Supply | | 19, 30 | 21, 37 | AGND | Analog Ground | | 20, 29 | 23, 35 | Vcc | +5.0V Supply | | 21 | 25 | VFT | Force for Top of Reference Ladder | | 22 | 26 | VST | Sense for Top of Reference Ladder | | 23 | 27 | VRT3 | Voltage Reference Tap 3 | | 24 | 28 | VIN | Analog Input, ±2.0V typical | | 25 | 29 | VRT2 | Voltage Reference Tap 2 | | 26 | 30 | VRT1 | Voltage Reference Tap 1 | | 27 | 31 | VSB | Sense for Bottom of Reference Ladder | | 28 | 32 | VFB | Force for Bottom of Reference Ladder | | - | 11, 12, 16, 18,<br>20, 22, 24, 33,<br>34, 36, 38, 42 | N.C. | No Connection | Figure 1a. Timing Diagram Figure 1b. Single-Event Clock #### **Table 1. Timing Parameters** | _ | | | | | | |-----------|------------------------------|-----|-----|-----|-------| | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNITS | | tp | CLK to Data Valid Prop Delay | | 14 | 18 | ns | | tpwH | CLK High Pulse Width | 15 | | 300 | ns | | tpwL | CLK Low Pulse Width | 15 | | | ns | ### **Detailed Description** The MAX1172 requires few external components to achieve the stated operation and performance. Figure 2 shows the typical interface requirements when using the MAX1172 in normal circuit operation. The following section provides a description of the pin functions and outlines critical performance criteria for achieving the optimal device performance. #### **Power Supplies and Grounding** The MAX1172 requires -5.2V and +5V analog supply voltages. The +5V supply is common to analog VCC and digital DVCC. A ferrite bead in series with each supply line reduces the transient noise injected into the analog VCC. These beads should be connected as close to the device as possible. The connection between the beads and the MAX1172 should not be shared with any other device. Bypass each power-supply pin as close to the device as possible. Use 0.1µF for VEE and VCC, and 0.01µF for DVCC (chip capacitors are preferred). Figure 2. Typical Interface Circuit AGND and DGND are the two grounds available on the MAX1172. These two internal grounds are isolated on the device. The use of ground planes is recommended to achieve optimum device performance. DGND is needed for the DVcc return path (40mA typical) and for the return path for all digital output logic interfaces. AGND and DGND should be separated from each other and connected together only at the device through a ferrite bead. A Schottky or hot carrier diode connected between AGND and VEE is required. The use of separate power supplies between VCC and DVCC is not recommended due to potential power-supply sequencing latchup conditions. Use of the recommended interface circuit shown in Figure 2 will provide optimum device performance for the MAX1172. #### **Voltage Reference** The MAX1172 requires the use of two voltage references: VFT and VFB. VFT is the force for the top of the voltage reference ladder (+2.5V typical), VFB (-2.5V typical) is the force for the bottom of the voltage reference ladder. Both voltages are applied across an internal reference ladder resistance of $800\Omega$ . The +2.5V voltage source for reference VFT must be current limited to 20mA maximum if a different driving circuit is used in place of the recommended reference circuit shown in Figures 2 and 3. In addition, there are five reference ladder taps (Vst. VRT1, VRT2, VRT3, and VSB). VST is the sense for the top of the reference ladder (+2.0V), VRT2 is the midpoint of the ladder (0.0V typical), and VSB is the sense for the bottom of the reference ladder (-2.0V). VRT1 and VRT3 are quarter-point ladder taps (+1.0V and -1.0V typical, respectively). The voltages seen at VST and VSB are the true full-scale input voltages of the device when VFT and VFB are driven to the recommended voltages (+2.5V and -2.5V typical, respectively). VST and VSB can be used to monitor the actual full-scale input voltage of the device. VRT1, VRT2, and VRT3 should not be driven to the expected ideal values, as is commonly done with standard flash converters. A decoupling capacitor of 0.01µF connected to AGND from each tap is recommended to minimize high-frequency noise injection. The analog input range will scale proportionally with respect to the reference voltage if a different input Figure 3. Analog Equivalent Input Circuit range is required. The maximum scaling factor for device operation is ±20% of the recommended reference voltages of VFT and VFB. However, because the MAX1172 is laser trimmed to optimize performance with ±2.5V references, its accuracy will degrade if operated beyond a ±2% range. An example of a recommended reference driver circuit is shown in Figure 2. IC1 is REF-03, the +2.5V reference with a tolerance of 0.6% or $\pm 0.015$ V. The $10 k\Omega$ potentiometer supports an adjustable range of 150mV. IC2 is recommended to be an OP-07 or equivalent device. R2 and R3 must be matched to within 0.1% with good TC tracking to maintain a 0.3LSB matching between VFT and VFB. If 0.1% matching is not met, then potentiometer R4 can be used to adjust the VFB voltage to the desired level. Adjust R1 and R4 such that VST and VSB are exactly +2.0V and -2.0V, respectively. The following errors are defined: +FS error = top of ladder offset voltage = Δ(+FS - VST) -FS error = bottom of ladder offset voltage = Δ(-FS - VSB) Where the +FS (full scale) input voltage is defined as the output 1LSB above the transition of 1–10 and 1–11, and the -FS input voltage is defined as the output 1LSB below the transition of 0–00 and 0–01. #### **Analog Input** $V_{IN}$ is the analog input. The full-scale input range will be 80% of the reference voltage or $\pm 2V$ with $V_{FB} = -2.5V$ and $V_{FT} = +2.5V$ . The drive requirements for the analog inputs are minimal compared to those of conventional flash converters, due to the MAX1172's extremely low 5pF input capacitance and high 300k $\Omega$ input impedance. For example, for an input signal of $\pm 2$ Vp-p with an input frequency of 10MHz, the peak output current required for the driving circuit is only 628uA. #### **Clock Input** The MAX1172 is driven from a single-ended TTL input (CLK). The clock pulse width (tpwH) must be kept between 15ns and 300ns to ensure proper operation of the internal track/hold amplifier (Figure 1a). When operating the MAX1172 at sampling rates above 3Msps, it is recommended that the clock input duty cycle be kept at 50% to optimize performance (Figure 4). The analog input signal is latched on the rising edge of the CLK. The clock input must be driven from fast TTL logic ( $V_{IH} \le 4.5V$ , $t_{RISE} < 6$ ns). In the event the clock is driven from a high current source, use a $100\Omega$ (R1, Figure 2) resistor in series to current limit to approximately 45mA. #### **Digital Outputs** The format of the output data (D0-D11) is straight binary (Table 2). The outputs are latched on the rising edge of CLK with a typical propagation delay of 14ns. There is a one clock cycle latency between CLK and the valid output data (Figure 1a). The digital outputs' rise times and fall times are not symmetrical. The rise time's typical propagation delay is 14ns, and the typical fall time is 6ns (Figure 5). The nonsymmetrical rise and fall times create approximately 8ns of invalid data. **Table 2. Output Data Information** | ANALOG<br>INPUT | OVERRANGE<br>D10 | OUTPUT CODE<br>D9-D0 | |------------------|------------------|----------------------| | > +2.0V + 1/2LSB | 1 | 11 1111 1111 | | +2.0V - 1LSB | 0 | 11 1111 1110 | | 0.0V | 0 | ØØ ØØØØ ØØØØ | | -2.0V + 1LSB | 0 | 00 0000 0000 | | < -2.0V | 0 | 00 0000 0000 | (Ø indicates the flickering bit between logic 0 and 1). Figure 4. Signal-to-Noise Ratio vs. Clock Duty Cycle #### Overrange Output The overrange output (D12) is an indication that the analog input signal has exceeded the full-scale input voltage by 1LSB. When this condition occurs, the outputs will switch to logic 1s. All other data outputs are unaffected by this operation. This feature makes it possible to include the MAX1172 in higher resolution systems. #### **Evaluation Board** The MAX1170 evaluation kit (EV kit) is available to aid designers in demonstrating the full performance of the MAX1172 (or of the MAX1170/MAX1171). This board includes a reference circuit, clock driver circuit, output data latches, and on-board reconstruction of the digital data. A separate EV kit manual describing the operation of this board is available. Contact the factory for price and availability. Figure 5. Digital Output Characteristics ## \_Pin Configurations (continued)