# HSP45102 December 1996 # 12-Bit Numerically Controlled Oscillator #### Features - 33MHz, 40MHz Versions - 32-Bit Frequency Control - · BFSK, QPSK Modulation - · Serial Frequency Load - · 12-Bit Sine Output - · Offset Binary Output Format - 0.009Hz Tuning Resolution at 40MHz - Spurious Frequency Components <-69dBc</li> - Fully Static CMOS - Low Cost # **Applications** - · Direct Digital Synthesis - Modulation - PSK Communications - · Related Products - HI5731 12-Bit, 100MHz D/A Converter # Ordering Information | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>NO. | |---------------|---------------------|------------|-------------| | HSP45102PC-33 | 0 to 70 | 28 Ld PDIP | E28.6 | | HSP45102PC-40 | 0 to 70 | 28 Ld PDIP | E28.6 | | HSP45102PI-33 | -40 to 85 | 28 Ld PDIP | E28.6 | | HSP45102PI-40 | -40 to 85 | 28 Ld PDIP | E28.6 | | HSP45102SC-33 | 0 to 70 | 28 Ld SOIC | M28.3 | | HSP45102SC-40 | 0 to 70 | 28 Ld SOIC | M28.3 | | HSP45102SI-33 | -40 to 85 | 28 Ld SOIC | M28.3 | | HSP45102SI-40 | -40 to 85 | 28 Ld SOIC | M28.3 | # Description The Harris HSP45102 is Numerically Controlled Oscillator (NCO12) with 32-bit frequency resolution and 12-bit output. With over 69dB of spurious free dynamic range and worst case frequency resolution of 0.009Hz, the NCO12 provides significant accuracy for frequency synthesis solutions at a competitive price. The frequency to be generated is selected from two frequency control words. A single control pin selects which word is used to determine the output frequency. Switching from one frequency to another occurs in one clock cycle, with a 6 clock pipeline delay from the time that the new control word is loaded until the new frequency appears on the output. Two pins, P0-1, are provided for phase modulation. They are encoded and added to the top two bits of the phase accumulator to offset the phase in $90^{\circ}$ increments. The 13-bit output of the Phase Offset Adder is mapped to the sine wave amplitude via the Sine ROM. The output data format is offset binary to simplify interfacing to D/A converters. Spurious frequency components in the output sinusoid are less than -69dBc. The NCO12 has applications as a Direct Digital Synthesizer and modulator in low cost digital radios, satellite terminals, and function generators. # **Block Diagram** # Pinout # **28 LEAD PDIP, 28 LEAD SOIC** TOP VIEW # Pin Description | NAME | TYPE | DESCRIPTION | |-----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | | +5V power supply pin. | | GND | | Ground | | P0-1 | I | Phase modulation inputs (become active after a pipeline delay of four clocks). A phase shift of 0, 90, 180, or 270 degrees can be selected as shown in Table 1. | | CLK | I | NCO clock. (CMOS level) | | SCLK | İ | This pin clocks the frequency control shift register. | | SEL_L/M | I | A high on this input selects the least significant 32 bits of the 64-bit frequency register as the input to the phase accumulator; a low selects the most significant 32 bits. | | SFTEN | 1 | The active low input enables the shifting of the frequency register. | | MSB/LSB | I | This input selects the shift direction of the frequency register. A low on this input shifts in the data LSB first; a high shifts in the data MSB first. | | ENPHAC | I | This pin, when low, enables the clocking of the Phase Accumulator. This input has a pipeline delay of four clocks. | | SD | I | Data on this pin is shifted into the frequency register by the rising edge of SCLK when SFTEN is low. | | TXFR | I | This active low input is clocked onto the chip by CLK and becomes active after a pipeline delay of four clocks. When low, the frequency control word selected by SEL_L/M is transferred from the frequency register to the phase accumulator's input register. | | LOAD | I | This input becomes active after a pipeline delay of five clocks. When low, the feedback in the phase accumulator is zeroed. | | OUT0-11 | 0 | Output data. OUT0 is LSB. Unsigned. | All inputs are TTL level, with the exception of CLK. overline designates active low signals. FIGURE 1. NCO-12 FUNCTIONAL BLOCK DIAGRAM # Functional Description The NCO12 produces a 12-bit sinusoid whose frequency and phase are digitally controlled. The frequency of the sine wave is determined by one of two 32-bit words. Selection of the active word is made by $\overline{\text{SEL}_{\perp}\text{L/M}}$ . The phase of the output is controlled by the two-bit input P0-1, which is used to select a phase offset of 0, 90, 180, or 270 degrees. As shown in the Block Diagram, the NCO12 consists of a Frequency Control Section, a Phase Accumulator, a Phase Offset Adder and a Sine ROM. The Frequency Control section serially loads the frequency control word into the frequency register. The Phase Accumulator and Phase Offset Adder compute the phase angle using the frequency control word and the two phase modulation inputs. The Sine ROM generates the sine of the computed phase angle. The format of the 12-bit output is offset binary. #### **Frequency Control Section** The Frequency Control Section shown in Figure 1 serially loads the frequency data into a 64-bit, bidirectional shift register. The shift direction is selected with the $\overline{\text{MSB/LSB}}$ input. When this input is high, the frequency control word on the SD input is shifted into the register MSB first. When $\overline{\text{MSB/LSB}}$ is low the data is shifted in LSB first. The register shifts on the rising edge of SCLK when $\overline{\text{SFTEN}}$ is low. The timing of these signals is shown in Figures 2A and 2B. The 64 bits of the frequency register are sent to the Phase Accumulator Section where 32 bits are selected to control the frequency of the sinusoidal output. #### **Phase Accumulator Section** The phase accumulator and phase offset adder compute the phase of the sine wave from the frequency control word and the phase modulation bits P0-1. The architecture is shown in Figure 1. The most significant 13 bits of the 32-bit phase accumulator are summed with the two-bit phase offset to generate the 13-bit phase input to the Sine Rom. A value of 0 corresponds to $0^{\circ}$ , a value of 1000 hexadecimal corresponds to a value of $180^{\circ}$ . The phase accumulator advances the phase by the amount programmed into the frequency control register. The output frequency is equal to: $$F_{LO} = (N \times F_{CLK}/2^{32}), \text{ or}$$ (EQ. 1) $$N = INT \left[ \left( \frac{F_{OUT}}{F_{CLK}} \right) 2^{32} \right], \tag{EQ. 2}$$ where N is the 32 bits of frequency control word that is programmed. INT[ $\bullet$ ] is the integer of the computation. For example, if the control word is 20000000 hexadecimal and the clock frequency is 30MHz, then the output frequency would be $F_{CLK}/8$ , or 3.75MHz. The frequency control multiplexer selects the least significant 32 bits from the 64-bit frequency control register when SEL\_L/M is high, and the most significant 32 bits when SEL\_L/M is low. When only one frequency word is desired, SEL\_L/M and MSB/LSB must be either both high or both low. This is due to the fact that when a frequency control word is loaded into the shift register LSB first, it enters through the most significant bit of the register. After 32 bits have been shifted in, they will reside in the 32 most significant bits of the 64-bit register. When TXFR is asserted, the 32 bits selected by the frequency control multiplexer are clocked into the phase accumulator input register. At each clock, the contents of this register are summed with the current contents of the accumulator to step to the new phase. The phase accumulator stepping may be inhibited by holding $\overline{\text{ENPHAC}}$ high. The phase accumulator may be loaded with the value in the input register by asserting $\overline{\text{LOAD}}$ , which zeroes the feedback to the phase accumulator. The phase adder sums the encoded phase modulation bits P0-1 and the output of the phase accumulator to offset the phase by 0, 90, 180 or 270 degrees. The two bits are encoded to produce the phase mapping shown in Table 1. This phase mapping is provided for direct connection to the in-phase and quadrature data bits for QPSK modulation. **TABLE 1. PHASE MAPPING** | P0-1 CODING | | | | | | | |-------------|----|-----------------------|--|--|--|--| | P1 | P0 | PHASE SHIFT (DEGREES) | | | | | | 0 | 0 | 0 | | | | | | 0 | 1 | 90 | | | | | | 1 | 0 | 270 | | | | | | 1 | 1 | 180 | | | | | #### **ROM Section** The ROM section generates the 12-bit sine value from the 13-bit output of the phase adder. The output format is offset binary and ranges from 001 to FFF hexadecimal, centered around 800 hexadecimal. FIGURE 2A. FREQUENCY LOADING ENABLED BY SFTEN FIGURE 2B. FREQUENCY LOADING CONTROLLED BY SCLK FIGURE 3. I/O TIMING #### HSP45102 # **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ Supply Voltage .......+8.0V Input, Output or I/O Voltage Applied ......GND -0.5V to V<sub>CC</sub> +0.5V ESD Classification ..........Class 1 ## **Operating Conditions** #### **Thermal Information** | θ <sub>JA</sub> ( <sup>o</sup> C/W) | |----------------------------------------| | 55 | | 70 | | 150 <sup>o</sup> C | | 5 <sup>0</sup> C to 150 <sup>0</sup> C | | 300°C | | | | | #### **Die Characteristics** Backside Potential.....V<sub>CC</sub> CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ## **DC Electrical Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | MAX | UNITS | |--------------------------------|------------------|-----------------------------------------------------------------------------------------------|-----|-----|-------| | Logical One Input Voltage | V <sub>IH</sub> | $V_{CC} = 5.25V$ | 2.0 | - | ٧ | | Logical Zero Input Voltage | V <sub>IL</sub> | V <sub>CC</sub> = 4.75V | - | 0.8 | V | | High Level Clock Input | V <sub>IHC</sub> | V <sub>CC</sub> = 5.25V | 3.0 | - | V | | Low Level Clock Input | V <sub>ILC</sub> | V <sub>CC</sub> = 4.75V | - | 0.8 | V | | Output HIGH Voltage | V <sub>OH</sub> | $I_{OH} = -400 \mu A, V_{CC} = 4.75 V$ | 2.6 | - | V | | Output LOW Voltage | V <sub>OL</sub> | $I_{OL} = +2.0$ mA, $V_{CC} = 4.75$ V | - | 0.4 | V | | Input Leakage Current | ΙΙ | $V_{IN} = V_{CC}$ or GND, $V_{CC} = 5.25V$ | -10 | 10 | μА | | Standby Power Supply Current | ICCSB | $V_{IN} = V_{CC}$ or GND, $V_{CC} = 5.25V$ , Note 4 | - | 500 | μА | | Operating Power Supply Current | ICCOP | f = 33MHz, V <sub>IN</sub> = V <sub>CC</sub> or GND<br>V <sub>CC</sub> = 5.25V, Notes 2 and 4 | - | 99 | mA | #### Capacitance T<sub>A</sub> = 25°C, Note 3 | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | MAX | UNITS | |--------------------|-----------------|--------------------------------------------------------------------------------------------|-----|-----|-------| | Input Capacitance | C <sub>IN</sub> | FREQ = 1MHz, V <sub>CC</sub> = Open. All measure-<br>ments are referenced to device ground | - | 10 | pF | | Output Capacitance | co | monto dio rotoronoso to dovico ground | - | 10 | pF | #### NOTES: - 2. Power supply current is proportional to operating frequency. Typical rating for I<sub>CCOP</sub> is 3mA/MHz. - 3. Not tested, but characterized at initial design and at major process/design changes. - 4. Output load per test load circuit with switch open and $C_L = 40 pF$ . AC Electrical Specifications $V_{CC} = 5.0V \pm 5\%$ , $T_A = 0^{o}C$ to $70^{o}C$ , $T_A = -40^{o}C$ to $85^{o}C$ (Note 5) | | | | -33 (3 | 3MHz) | -40 (40MHz) | | | |-----------------------------------------------------------|-----------------|--------|--------|-------|-------------|-----|-------| | PARAMETER | SYMBOL | NOTES | MIN | MAX | MIN | MAX | UNITS | | Clock Period | <sup>t</sup> CP | | 30 | - | 25 | - | ns | | Clock High | tСН | | 12 | - | 10 | - | ns | | Clock Low | <sup>t</sup> CL | | 12 | - | 10 | - | ns | | SCLK High/Low | t <sub>SW</sub> | | 12 | - | 10 | - | ns | | Setup Time SD to SCLK Going High | t <sub>DS</sub> | | 12 | - | 12 | - | ns | | Hold Time SD from SCLK Going High | <sup>t</sup> DH | | 0 | ı | 0 | - | ns | | Setup Time SFTEN, MSB/LSB to SCLK Going High | t <sub>MS</sub> | | 15 | - | 12 | - | ns | | Hold Time SFTEN, MSB/LSB from SCLK Going High | <sup>t</sup> MH | | 0 | - | 0 | - | ns | | Setup Time SCLK High to CLK Going High | t <sub>SS</sub> | Note 6 | 16 | - | 15 | - | ns | | Setup Time P0-1 to CLK Going High | t <sub>PS</sub> | | 15 | - | 12 | - | ns | | Hold Time P0-1 from CLK Going High | t₽H | | 1 | - | 1 | - | ns | | Setup Time LOAD, TXFR, ENPHAC, SEL_L/M to CLK Going High | t <sub>ES</sub> | | 15 | ı | 13 | - | ns | | Hold Time LOAD, TXFR, ENPHAC, SEL_L/M from CLK Going High | t <sub>EH</sub> | | 1 | - | 1 | - | ns | | CLK to Output Delay | tон | | 2 | 15 | 2 | 13 | ns | | Output Rise, Fall Time | t <sub>RF</sub> | Note 7 | 8 | - | 8 | - | ns | #### NOTES: - AC testing is performed as follows: Input levels (CLK Input) 4.0V and 0V; Input levels (all other inputs) 0V and 3.0V; Timing reference levels (CLK) 2.0V; All others 1.5V. Output load per test load circuit with switch closed and C<sub>L</sub> = 40pF. Output transition is measured at V<sub>OH</sub> > 1.5V and V<sub>OL</sub> < 1.5V.</li> - 6. If TXFR is active, care must be taken to not violate setup and hold times as data from the shift registers may not have settled before CLK occurs. - 7. Controlled via design or process parameters and not directly tested. Characterized upon initial design and after major process and/or design changes. ## AC Test Load Circuit NOTE: Test head capacitance.