ABACUS 3171 FLOATING-POINT COPROCESSOR FOR SPARC PRELIMINARY DATA August 1989 #### **Features** SINGLE-CHIP 64-BIT FLOATING-POINT DATA PATH AND CONTROLLER 64-bit multiplier and divide/square root unit 64-bit ALU 16×64 or 32×32 three-port register file with an independent load/store port DIRECT INTERFACE TO CYPRESS 7C601 SPARC PROCESSOR DIRECT INTERFACE TO MEMORY 25, 33, AND 40 MHZ OPERATION FULL COMPLIANCE WITH ANSI/IEEE-754 STANDARD FOR BINARY FLOATING-POINT ARITHMETIC 143-PIN PGA PACKAGE LOW-POWER CMOS ## **Description** The Abacus 3171 is a high-performance, single-chip floating-point coprocessor for the Cypress 7C601 implementation of the SPARC architecture. It incorporates a floating-point datapath and a floating-point controller. The Abacus 3171 provides direct interface to the integer unit and memory. It is available in speed grades of 25, 33, and 40 MHz. The floating-point datapath circuitry contains a 64-bit multiplier, a 64-bit ALU, a 64-bit divide/square root unit, and a 16-word by 64-bit (or 32-word by 32-bit) three-port register file. The floating-point controller circuitry handles IEEE exceptions and the interface between the floating-point datapath and the integer unit, as well as between the datapath and memory. ### CONFORMANCE TO SPARC ARCHITECTURE The Abacus 3171 processes instructions within the specifications of the SPARC architecture. ### DATA TYPES The SPARC architecture specifies four data types that can be used in conjunction with the floating-point unit (FPU): - o 32-bit two's complement integer - o single-precision floating-point - o double-precision floating-point - o extended-precision floating-point The Abacus 3171 supports all of these data types except extended-precision. Any operation specifying extended-precision data types will be trapped to system software. See the section *Unimplemented Instructions*. #### INSTRUCTIONS During an instruction fetch, both the IU and FPU receive the instruction from the data bus. The IU always starts decoding the instruction once it is fetched. The FPU however, waits until it is signalled by the IU that the fetched instruction is a correct one and therefore should be executed. When the IU receives a floating-point instruction (FPop), it signals the FPU using FINS1/FINS2 to start execution. Since the two chips are fully synchronized, at any given time the instruction in the decode stage of the FPU is the same instruction as in the decode stage of the IU. The FPU checks for dependencies with currently executing FPops, and if a dependency exists, it asserts FHOLD—signal. The FPU maintains a queue, called the floating-point queue; it accepts instructions and sends them to the datapath for execution. Each entry in the queue consists of a floating-point instruction and its address. Instructions and their addresses are captured directly from the system address and data buses by the FPU. CONFORMANCE TO ANSI/IEEE-754 SPECIFICATION FOR BINARY FLOATING-POINT ARITHMETIC The Abacus 3171 conforms to the requirements of the ANSI/IEEE-754 specification. ## FLOATING-POINT REGISTER (FSR) The SPARC Architecture Manual contains detailed information about the Floating-Point State Register (FSR). Bits 19:17 of the FSR comprise the version field. The version field specifies the particular floating-point unit/controller implementation. In the case of the 3171, FSR $(19:17) = 011_2$ . # IMPLEMENTED INSTRUCTIONS Operations involving NaNs and denormalized numbers require system software assistance or intervention. They terminate with trap type unfinished. | Mnemonic(s | ) | Operation | |------------|--------|---------------------------------------------------------------------------| | ldf | | Load floating-point register | | lddf | | Load double floating-point register | | ldfsr | | Load floating-point status register | | stf | | Store floating-point register | | stdf | | Store double floating-point register | | stfsr | | Store floating-point status register | | stdfq | | Store double floating-point queue | | fitos | fitod | convert integer to floating-point (rounded as per fsr.rd) (single/double) | | fstoi | fdtoi | convert floating-point to integer (rounded toward zero) (single/double) | | fstod | fdtos | convert single to double/double to single floating-point | | fmovs | | register to register move | | fnegs | | register to register move with sign bit inverted | | fabss | | register to register move with sign bit set to 0 | | fsqrts | fsqrtd | floating-point square root (single/double) | | fadds | faddd | floating-point add (single/double) | | fsubs | fsubd | floating-point subtract (single/double) | | fmuls | fmuld | floating-point multiply (single/double) | | fdivs | fdivd | floating-point divide (single/double) | | fcmps | fcmpd | floating-point compare (single/double) | | fcmpes | fcmped | floating-point compare and exception if unordered (single/double) | Figure 1. Implemented instructions # UNIMPLEMENTED INSTRUCTIONS | <u>Mnemonic</u> | <u>(s)</u> | <u>Operation</u> | |-----------------|------------|------------------------------------------------------------------------| | fitox | | convert integer to extended floating-point (rounded as per fsr.rd) | | fxtoi | | convert extended floating-point to integer (rounded toward zero) | | fxtos | fxtod | convert extended floating-point to single/double floating-point | | fstox | fdtox | convert single/double floating-point to extended floating-point | | fsqrtx | | floating-point square root (extended-precision) | | faddx | | floating-point add (extended-precision) | | fsubx | | floating-point subtract (extended-precision) | | fmulx | | floating-point multiply (extended-precision) | | fdivx | | floating-point divide (extended-precision) | | fcmpx | | floating-point compare (extended-precision) | | fcmpex | | floating-point compare and exception if unordered (extended-precision) | | fsmuld | | single product to double | | fdmulx | | double product to extended | Figure 2. Unimplemented instructions # PRELIMINARY DATA August 1989 # Description, continued ### DEVICE DESCRIPTION Figure 3. Conceptual block diagram Figure 4. Simplified block diagram Figure 5. Abacus 3171 signals #### SIGNAL DESCRIPTION Signals marked with a minus sign (-) after their names are active low, all other signals are active high. ### INTEGER UNIT INTERFACE SIGNALS #### FP- OUTPUT Floating point unit present. The FP- signal indicates whether a floating-point unit (FPU) is present in the system. In the absence of an FPU the FP- signal is pulled up to VCC by a resistor. When an FPU is present the FP- signal is grounded. The integer unit (IU) generates a floating-point disable trap if FP- is deasserted during the execution of a floating-point instruction, FBfcc instruction, or floating-point load or store instructions. ### FCC OUTPUT Floating-point condition code. The FCC<sub>1..0</sub> bits represent the current condition code of the FPU. They are valid only if FCCV is asserted. FBfcc instructions use these bits during the execute cycle if they are valid; and delays the execute cycle if they are not valid. The condition codes are shown below | FCC (1) | FCC (0) | CONDITION | |---------|---------|-----------| | 0 | 0 | Equal | | 0 | 1 | Op1 < Op2 | | 1 | 0 | Op1 > Op2 | | 1 | 1 | Unordered | Figure 6. ### FCCV OUTPUT Floating-point condition code valid. The FPU asserts the FCCV signal when FCC bits represent a valid condition. The FPU deasserts FCCV if pending floating-point compare instructions exist in the floating-point queue. FCCV is reasserted when the compare instruction is completed and FCC bits are valid. #### FHOLD- OUTPUT Floating-point hold. The FHOLD- signal is asserted by the FPU if it cannot continue execution due to a resource or operand dependency. The FPU checks for all dependencies in the decode stage and, if necessary, asserts FHOLD- in the next cycle. The FHOLD- signal is used by the IU to freeze its pipeline in the same cycle. The FPU must eventually deassert FHOLD- to release the IU's pipeline. #### **FEXC- OUTPUT** Floating-point exception. The FEXC- signal is asserted if a floating-point exception has occurred. It remains asserted until the IU acknowledges that it has taken a trap by asserting FXACK. Floating-point exceptions are taken only during the execution of a floating-point instruction, FBfcc instruction, or floating-point load or store instructions. When the FPU receives an asserted level of the FXACK signal it deasserts FEXC-. #### **FXACK INPUT** Floating-point exception acknowledge. The FXACK signal is asserted by the IU to acknowledge to the FPU that the current FEXC- trap is taken. #### **INST INPUT** Instruction fetch. The INST signal is asserted by the IU whenever a new instruction is being fetched. It is used by the FPU to latch the instruction on the D<sub>31..0</sub> bus into the FPU instruction buffer. The FPU has two instruction buffers (D1 and D2) to save the last two fetched instructions. When INST is asserted the new instruction enters the D1 buffer and the old instruction in D1 enters the D2 buffer. #### **FINS1 INPUT** Floating-point instruction in buffer 1. The FINS1 signal is asserted by the IU during the decode stage of an FPU instruction if the instruction is in the D1 buffer of the FPU chip. The FPU uses this signal to latch the instruction in D1 buffer into its execute stage instruction register. #### FINS2 INPUT Floating-point instruction in buffer 2. The FINS2 signal is asserted by the IU during the decode stage of an FPU instruction if the instruction is in the D2 buffer of the FPU chip. The FPU uses this signal to latch the instruction in D2 buffer into its execute stage instruction register. #### **FLUSH INPUT** Floating-point instruction flush. The FLUSH signal is asserted by the IU to signal to the FPU to flush the instructions in its instruction registers. This may happen when a trap is taken by the IU. The IU will restart the flushed instructions after returning from the trap. FLUSH has no effect on instructions in the floating-point queue. In addition to freezing the pipeline, the FPU uses FLUSH to shut off D bus drivers during store. Therefore, for correct operation of the FPU, when FLUSH is changing ABACUS 3171 FLOATING-POINT COPROCESSOR FOR SPARC PRELIMINARY DATA August 1989 ## Description, continued state, it must not switch more than once in any given cycle. This means that FLUSH has to come out of a register triggered on a positive clock edge. ### COPROCESSOR INTERFACE SIGNALS ### CHOLD- INPUT Coprocessor hold. The CHOLD- signal is asserted by the coprocessor if it cannot continue execution. The coprocessor checks all dependencies in the decode stage of the instruction and asserts CHOLD- if necessary in the next cycle. This signal is used by the IU and FPU to freeze the instruction in the same cycle. The coprocessor must eventually deassert this signal to unfreeze the FPU's (and the integer unit's) pipeline. The CHOLD- is latched (transparent latch) in the FPU before it is used. #### **CCCV INPUT** Coprocessor condition codes valid. The coprocessor asserts the CCCV signal when coprocessor condition code CCC(1-0) bits are valid. The coprocessor deasserts CCCV if pending coprocessor compare instructions exist in the coprocessor queue. CCCV is reasserted when the compare instruction is completed and CCC bits are valid. The FPU will enter a wait state if CCCV is deasserted. The CCCV signal is latched (transparent latch) in the FPU before it is used. ### SYSTEM/MEMORY INTERFACE SIGNALS ### A BUS INPUT/OUTPUT Address bus. The A<sub>31..0</sub> is a bus that supplies addresses for instructions and data. The FPU captures addresses of floating-point instructions from the A bus into the DDA register. When INST is asserted, the contents of DDA is transferred to the DA1 register. ### D BUS INPUT/OUTPUT Data bus. The D<sub>31..0</sub> is a bus that is driven by the FPU only during the execution of floating-point store instruc- tions. The store data is sent out unlatched and must be latched externally before it is used. Once latched, store data is valid during the second data cycle of a store single access, the second and third data cycle of a store double access. The alignment for load and store instructions is done inside the FPU. A double word is aligned on an 8-byte boundary, a word is aligned on a 4-byte boundary. #### DOE- INPUT Data output enable. The DOE- is a signal connected directly to the data output drivers and must be asserted during normal operation. Deassertion of this signal tristates all output drivers on the data bus. This signal should be deasserted only when the bus is granted to another bus master, i.e., when either BHOLD-, MHOLDA- or MHOLDB- is asserted. #### MHOLDA-, MHOLDB- INPUTS Memory hold. Asserting MHOLDA- or MHOLDB-freezes the FPU pipeline. Either MHOLDA- or MHOLDB- is used to freeze the FPU (and the IU) pipelines during a cache miss (for systems with cache) or when slow memory is accessed. ### **BHOLD-INPUT** Bus hold. The BHOLD- signal is asserted by the system's I/O controller when an external bus master requests the data bus. Assertion of this signal will freeze the FPU pipeline. External logic should guarantee that after deassertion of BHOLD-, the data at all inputs to the chip is the same as what it was before BHOLD- was asserted. #### MDS- INPUT Memory data strobe. The MDS- signal is used to load data into the FPU when the internal FPU clock is stopped while on hold. #### FNULL OUTPUT FPU nullify cycle. This pin signals to the memory system when the FPU is holding the instruction pipeline of the system. This hold would occur when FHOLD- or FCCV is asserted. This signal is used by the memory system in the same fashion as the integer unit's INULL signal. The system needs this signal because the IU's INULL does not take into account holds requested by the FPU. ### RESET- INPUT Reset. Asserting the RESET- signal resets the pipeline and sets the writable fields of the floating-point status register (FSR) to zero. The RESET- signal must remain asserted for a minimum of eight cycles. After a reset, the IU will start fetching from address 0. #### **CLK INPUT** Clock. The CLK signal is used for clocking the FPU's pipeline registers. It is high during the first half of the processor cycle and low during the second half. The rising edge of CLK defines the beginning of each pipeline stage in the FPU. #### **VCC** *Power supply*. All VCC pins must be connected to 5.0 volt power supply. #### **GND** System ground. All GND pins must be connected to system ground. #### NC No connection. All NC pins must remain unconnected. PRELIMINARY DATA August 1989 ## Description, continued ### SYSTEM CONSIDERATIONS ### INSTRUCTION CYCLE COUNTS The 3171 has the following datapath instruction cycle counts. In order to arrive at register-to-register cycle counts, one cycle must be added to each number below. | Mnemonic(s) | Operation | Clock<br>Cycles | |------------------------------|-------------------------------------------------------------------------------------|-----------------| | fmovs<br>fnegs<br>fabss | move<br>negate<br>absolute value | 3<br>3<br>3 | | fadds, fsubs<br>faddd, fsubd | add/subtract single add/subtract double | | | fmuls<br>fmuld | multiply single<br>multiply double | 4<br>6 | | fcmps<br>fcmpd<br>fcmpes | compare single<br>compare double<br>compare single<br>and exception if<br>unordered | 3<br>3<br>3 | | fcmped | compare double<br>and exception if<br>unordered | 3 | | fitos | convert integer to single | 8 | | fitod | convert integer<br>to double | 4 | | fstod | convert single to double | 4 | | fdtos | convert double<br>to single | 4 | | fdivs<br>fdivd | divide single<br>divide double | 22<br>36 | | fsqrts<br>fsqrtd | square root single square root double | 33<br>62 | Figure 7. Implemented instructions #### LINPACK BENCHMARK ESTIMATE The code shown below represents the inner loop of the SAXPY subroutine of the LINPACK benchmark. This loop requires 52 cycles on the Abacus 3171. At 33 MHz, this translates into a peak performance of 5.13 MFLOPS; at 40 MHz, 6.15 MFLOPS. | loop top: | | |-----------|------------------------------| | ldd | [dx+0],dx0 | | fmuld | dx0,da,dx0 | | ldd | [dy+0], dy0 | | ldd | [dx+8],dx1 | | faddd | dx0,dy0,dy0 | | fmuld | dx1,da,dx1 | | ldd | [dy+8], dy1 | | 1dd | [dy+16], dx2 | | faddd | dx1,dy1,dy1 | | fmuld | dx2, da, dx2 | | ldd | [dy+16], dy2 | | 1dd | [dx+24], dx3 | | faddd | dx2, dy2, dy2 | | fmuld | dx3,da,dx3 | | ldd | [dy+24], dy3 | | std | dy0,[dy+0] | | std | dy1,[dy+8] | | faddd | dx3, dy3, dy3 | | std | dy2,[dy+16] | | add | dx,32,dx | | add | dy, 32, dy | | addcc | n,-4,n | | bg | loop_top | | std | dy3, [dy-8]! same as $dy+24$ | | | | Figure 8. LINPACK benchmark code # System Considerations # INTERFACE TO IU AND MEMORY Figure 9. Interface to IU and memory PRELIMINARY DATA August 1989 # System Considerations, continued ### INSTRUCTION OPERATION Figure 10. Instruction operation # Specifications | Supply voltage | | |----------------|--| |----------------|--| Figure 11. Absolute maximum ratings | PARAMETER | MIN | MAX | UNIT | |---------------------------------------------------------------------------------------|------|---------------------|---------------| | V <sub>CC</sub> Supply voltage I <sub>OH</sub> High-level output current | 4.75 | 5.25<br>-1.0<br>4.0 | V<br>mA<br>mA | | I <sub>OL</sub> Low-level output current T <sub>CASE</sub> Operating case temperature | 0 | 85 | °C | Figure 12. Operating conditions # DC SPECIFICATIONS | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|------| | | V <sub>CC</sub> = MIN | 2.1 | | ٧ | | V <sub>IH</sub> High-level input voltage V <sub>IL</sub> Low-level input voltage | V <sub>CC</sub> = MIN | | 0.8 | ٧ | | L | V <sub>CC</sub> = MIN | 2.4 | | ٧ | | V <sub>IHC</sub> High-level input voltage V <sub>ILC</sub> Low-level input voltage | V <sub>CC</sub> = MIN | | 0.8 | ٧ | | V <sub>OH</sub> High-level output voltage | V <sub>CC</sub> = MIN, I <sub>OH</sub> = MAX | 2.4 | | ٧ | | V <sub>OL</sub> Low-level output voltage | V <sub>CC</sub> = MIN, 1 <sub>OL</sub> = MAX | | 0.4 | V | | I <sub>LI</sub> Input leakage current | $V_{CC} = MAX, V_{IN} = 0 \text{ to } V_{CC}$ | | ±10 | μА | | Output leakage current (output disabled) | $V_{CC} = MAX, V_{IN} = 0 \text{ or } V_{CC}$ | | ±10 | μА | | C <sub>IN</sub> Input capacitance* | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0 to V cc | | 15 | pF | | C <sub>OUT</sub> Output capacitance* | $V_{CC} = MAX, V_{OUT} = 0 \text{ to } V_{CC}$ | | 20 | pF | | C <sub>CLK</sub> Clock Input capacitance* | Vcc = MAX, V <sub>IN</sub> = 0 to Vcc | | 25 | pF | | C <sub>DOE</sub> DOE Input capacitance* | Vcc = MAX, V <sub>IN</sub> = 0 to Vcc | | 30 | pF | | I <sub>cc</sub> Supply current | V <sub>CC</sub> = MAX, T <sub>CY</sub> = MIN; TTL inputs | | | mA | | * Guaranteed, but not tested | | | | | Figure 13. DC specifications ## PRELIMINARY DATA August 1989 # Specifications, continued FICATIONS AND TIMING DIAGRAMS | C SPECIFIC | CATIONS AND TIMING DIA | <u>GRAMS</u> | | | | ······································ | | |------------|---------------------------|--------------|------------------|--------------------------------------------------|--------------------------------------------------|-----------------------------------------|---------------------------------------------------| | - | PARAMETER | Min/Ma | X (Note 1) | 25 MHz | 33 MHz | 40 MHz | UNITS | | TCY<br>TCH | Clock Cycle<br>Clock High | MIN<br>MIN | | 40<br>18 | 30<br>13 | 25<br>11 | ns<br>ns | | TCL | Clock Low | MIN | | 18 | 13 | 11 | ns | | TCR | Clock Rise Time (Note 2) | MAX | | 1 | 1 | 1 | V/ns | | TCF | Clock Fall Time (Note 2) | MAX | | 1 | 1 | 1 | V/ns | | T1 | A bus (Address) Setup | MIN | CLK+ | 3 | 3 | 2<br>6 | ns | | T2 | A bus (Address) Hold | MIN | CLK+ | 6 | 6 | | ns | | Т3 | D bus (Data) Load Setup | MIN | CLK+ | 3<br>5 | 2<br>5 | 2<br>4 | ns<br>ns | | T4 | D bus (Data) Load Hold | MIN | CLK+ | | | | | | T5 | FINS1/FINS2 Setup | MIN | CLK+ | 9 | 9 | 7<br>2.5 | ns | | Т6 | FINS1/FINS2 Hold | MIN | CLK+ | 2.5 | 2.5 | *************************************** | ns | | T7 | INST Setup | MIN | CLK+ | 16 | 12 | 9 | ns | | T8 | INST Hold | MIN | CLK+ | 2 | 2 | 2 | ns | | Т9 | FXACK Setup | MIN | CLK+ | 16 | 12 | 9 | ns | | T10 | FXACK Hold | MIN | CLK+ | 2 | 2 | 2 | ns | | T11 | FLUSH Setup | MIN | CLK+ | 21 | 14 | 11 | ns | | T12 | FLUSH Hold | MIN | CLK+ | 2 | 2 | 2 | ns | | T13 | RESET- Setup | MIN | CLK+ | 15 | 10 | 8 | ns | | T14 | RESET Hold | MIN | CLK+ | - 3 | 3 | 2 | ns | | T15 | MHOLDA- Setup (Note 3) | MIN | CLK- | 7 | 4 | 3 | ns | | T16 | MHOLDA- Setup (Note 3) | MIN | CLK+ | 25 | 17 | 14 | l ns | | T17 | MHOLDA- Hold (Note 3) | MIN | CLK- | 6 | 5 | 4.5 | ns | | T18 | MDS- Setup | MIN | CLK- | 5 | 4 | 3 | ns | | T19 | MDS- Setup | MIN | CLK+ | 23 | 17 | 14 | ns | | T20 | MDS- Hold | MIN | CLK- | 6 | 5 | 4.5 | ns | | T21 | FHOLD Delay | MAX | CLK- | 29 | 23 | 19 | ns | | T22 | FHOLD Delay | MAX | CLK+ | 47 | 36 | 30 | ns | | T23 | FHOLD Valid | MIN | CLK- | 8 | 6 | 5.5 | ns | | T24 | FHOLD Delay | MAX | FINS1/FINS2 | 16 | 15 | 12<br>16 | ns<br>ns | | T25 | FHOLD Delay | MAX | FLUSH | 28 | 20 | 22 | ns | | T26 | FHOLD Delay | MAX | MHOLDA- (Note 3) | 36 | 27 | - 22 | 110 | | T27 | FCCV Delay | MAX | CLK- | 29 | 23 | 19 | ns | | T28 | FCCV Delay | MAX | CLK+ | 47 | 36 | 30 | ns | | T29 | FCCV Valid | MIN | CLK- | 8 | 6 | 5.5 | ns | | T30 | FCCV Delay | MAX | FLUSH | 28 | 20<br>27 | 16<br>22 | ns<br>ns | | T31 | FCCV Delay | <del> </del> | MHOLDA- (Note 3) | <del> </del> | <del> </del> | | <del> </del> | | T32 | FCC (1-0) Delay | MAX | CLK+ | 26 | 19 | 17 | ns<br>ne | | Т33 | FCC (1-0) Valid | MIN | CLK+ | 5 | 4 | 3 | ns | | T34 | FEXC- Delay | MAX | CLK+ | 26 | 19 | 17<br>3 | ns<br>ns | | T35 | FEXC- Valid | MIN | CLK+ | 5 | 44 | | | | Т36 | FNULL Delay | MAX | CLK+ | 20 | 13 | 11 | ns<br>ns | | T37 | FNULL Valid | MIN | CLK+ | 3 | 3 | 3 | | Figure 14. AC specifications Note 1. "CLK+" means with respect to a rising edge, "CLK-" means with respect to a falling edge of the clock Note 2. This parameter is guaranteed but not tested Note 3. This specification applies also to MHOLDB-, BHOLD-, CHOLD-, and CCCV signals Note 4. When changing state, FLUSH may switch only once in any given cycle. This means that FLUSH has to come out of a register triggered on a positive clock edge. # Specifications, continued AC SPECIFICATIONS AND TIMING DIAGRAMS | | PARAMETER | Min/Max | Reference<br>(Note 1) | 25 MHz | 33 MHz | 40 MHz | UNITS | |-----|--------------------------|---------|-----------------------|--------|--------|--------|-------| | T38 | D bus (Data) Store Delay | MAX | CLK- | 20 | 15 | 13 | ns | | T39 | D bus (Data) Store Delay | MAX | CLK+ | 38 | 28 | 24 | ns | | T40 | D bus (Data) Store Valid | MIN | CLK- | 4 | 4 | 4 | ns | | T41 | D bus Turn-off Time | MAX | FLUSH (Note 4) | 31 | 22 | 18 | ns | | T42 | D Bus Store Valid | MIN | FLUSH (Note 4) | 0 | 0 | 0 | ns | | T43 | D bus Turn-off Time | MAX | DOE- | 15 | 11 | 9 | ns | | T44 | D bus Turn-on Time | MAX | DOE- | 15 | 11 | 9 | ns | | T45 | D bus Store Valid | MIN | DOE- | 0 | 0 | 0 | ns | Note 1. "CLK+" means with respect to a rising edge, "CLK-" means with respect to a falling edge of the clock Note 2. This parameter is guaranteed but not tested Note 3. This specification applies also to MHOLDB-, BHOLD-, CHOLD-, and CCCV signals Note 4. When changing state, FLUSH may switch only once in any given cycle. This means that FLUSH has to come out of a register triggered on a positive clock edge. Figure 15. AC specifications # PRELIMINARY DATA August 1989 # Specifications, continued Figure 16. Timing diagrams # Specifications, continued Figure 17. Asynchronous data bus store timing Figure 18. The effect of FLUSH on data bus store timing ABACUS 3171 FLOATING-POINT COPROCESSOR FOR SPARC PRELIMINARY DATA August 1989 # Specifications, continued Figure 19. Reference levels in delay measurements # Specifications, continued Figure 20. Tri-state timing ### I/O CHARACTERISTICS Figure 21. AC test load # PRELIMINARY DATA August 1989 # Pin Configuration | n A1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | |---------------|------------|------|-----|-----|------------------------|-----|-----|-----|-----|-----|-----|-----|--------|--------|--------|-------| | entifier<br>A | | D22 | A22 | D24 | A24 | A25 | D26 | A26 | A27 | A28 | A29 | A30 | A31 | D31 | GND | 1 | | В | D21 | vcc | vcc | A23 | D23 | vcc | D25 | vcc | D27 | D28 | D29 | D30 | vcc | vcc | vcc | E | | С | D20 | A21 | GND | GND | vcc | GND | NC | vcc | GND | GND | GND | GND | GND | vcc | FCCV | C | | D | D19 | vcc | GND | | | | l | | | | | | GND | GND | FCC1 | С | | Е | A18 | A19 | A20 | | | | | | | | | | cccv | FCC0 | FXACK | E | | F | A16 | D17 | D18 | | | | | | | | | | RESET- | GND | FEXC- | F | | G | D16 | A17 | GND | | -<br>15×15 143-PIN PGA | | | | | | | | CLK | GND | FNULL | G | | Н | <b>A</b> 0 | A1 | D0 | | TOP VIEW CAVITY DOWN | | | | | | | | GND | CHOLD- | FHOLD- | 1 | | J | D1 | DOE- | NC | | J | | | | | | | | vcc | MHLDA- | BHOLD- | , | | K | D2 | vcc | GND | | | | | | | | | | vcc | MDS- | MHLDB- | k | | L | A2 | D3 | GND | | | | | | | | | | FLUSH | vcc | vcc | ١ | | М | АЗ | vcc | D5 | | | | | | | | | | GND | FINS1 | INST | ~ | | N | D4 | vcc | GND | GND | GND | D8 | GND | D10 | NC | GND | D14 | GND | GND | vcc | FINS2 | ١ | | Р | A4 | vcc | GND | A6 | vcc | A8 | vcc | A11 | D12 | vcc | vcc | vcc | D15 | vcc | vcc | ļ , | | R | A5 | vcc | D6 | A7 | D7 | А9 | D9 | A10 | D11 | A12 | A13 | D13 | A14 | A15 | FP- | ]<br> | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | Figure 22. # Physical Dimensions | Symbol | DIMENSIONS | | | | | | | |--------|--------------------------|---------------------|--|--|--|--|--| | | INCHES | ММ | | | | | | | A1 | 0.100±0.010 | 2.54 <u>+</u> .20 | | | | | | | A2 | 0.180 typ. | 4,57 typ. | | | | | | | А3 | 0.050 typ. | 1.27 typ. | | | | | | | D | 1.575 sq. <u>+</u> 0.016 | 40.0 <u>+</u> 0.41 | | | | | | | E1 | 1.400 sq. <u>+</u> 0.012 | 35.56 <u>+</u> 0.30 | | | | | | | E2 | 0.050 dia. typ. | 1.27 dia. typ. | | | | | | | E3 | 0.018 <u>+</u> 0.002 | .46 <u>+</u> 0.05 | | | | | | | d | 0.065 dia. typ. | 1.65 dia. typ. | | | | | | | е | 0.100 typ. | 2.54 typ. | | | | | | # Ordering Information | Package Type | Frequency | Case Temperature Range | Order Number | |--------------|-----------|------------------------|--------------| | 143-pin PGA | 25 MHz | 0-85°C | 3171-025-GCD | | 143-pin PGA | 33 MHz | 0-85°C | 3171-033-GCD | | 143-pin PGA | 40 MHz | 0-85°C | 3171-040-GCD | ABACUS 3171 FLOATING-POINT COPROCESSOR FOR SPARC PRELIMINARY DATA August 1989 # **Revision History** The following changes have been made in this data sheet relative to the previous edition (May 1989). | Change | Page<br>9 | |---------------------------------------------------------------------|-----------| | Instruction Cycle Counts section added | | | Several AC specifications added and several derivative ones removed | 13–16 | | Pins A15 and P15 changed from NC to GND and VCC, respectively | 19 |