

GM73V1892 GM73V1682 2,097,152 WORDS x 8/9 BIT

Rambus DRAM

### **Description**

The GM73V1682 / GM73V1892 Rambus Dynamic Random Access Memory (RDRAM) is a next generation high-speed CMOS DRAM organized as 2,097,152 x8/9 bits and capable of bursting up to 256 bytes of data at less than 2 nanoseconds per byte. The use of Rambus Signaling Logic (RSL) technology makes transfer rates greater than 500 MHz achievable while using conventional system and board design methodologies. Lower effective latency is attained by operating the single 2KByte sense amplifier as high speed cache, or by using Random Access mode to facilitate large block transfers. The GM73V1682 / GM73V1892 uses a 32-pin plastic surface horizontal mount package (SHP) and vertical surface mount package (SVP). The GM73V1682 / GM73V1892 is general purpose high-performance memory devices suitable for use in a broad range of applications including PC and consumer main memory, graphics, video, and any other application where high-performance at low cost are required.

#### **Features**

- Rambus Interface:
  - Over 500MB/sec peak transfer rate per RDRAM
  - Rambus Signaling Logic (RSL) interface
  - Synchronous protocol for fast block-oriented transfers
  - Direct connection to Rambus ASICs, MPUs, and Peripherals
  - Only 15 active signals that require just 31 pins total on the controller interface
  - 3.3 +0.3/-0.3 volt operation
  - Additional/multiple Rambus Channels provide an additional 533 MB/second bandwidth each
- 2KByte sense amplifier may be operated as cache for low latency access
- Random Access mode enables any burst order at full bandwidth
- Features for graphics include random-access mode, write-per-bit and mask-per-bit operations
- Control and refresh logic entirely self-contained
- On-chip registers for flexible addressing and timing
- Available in horizontal and vertical surface mount plastic packages
- Higher performance than VRAM at DRAM cost

#### **System Benefits**

- Single DRAM component frame buffer for 1024x768x16 display
- Superior performance at a lower system cost than alternative multi-DRAM chip solutions
- Fully engineered solution includes clock chips, memory expansion sockets, simple layout
- For graphics subsystems addressing display resolutions of 1024x768x16 or above, provides lowest cost frame buffer, greater performance, fewest controller pins, ease of memory expansion
- High performance, low cost, 2Mbyte granularity

#### Part Number

| Option  | 500MHz        | 533MHz        | 560MHz        |
|---------|---------------|---------------|---------------|
| 16M SHP | GM73V1682H-20 | GM73V1682H-19 | GM73V1682H-18 |
| 16M SVP | GM73V1682V-20 | GM73V1682V-19 | GM73V1682V-18 |
| 18M SHP | GM73V1892H-20 | GM73V1892H-19 | GM73V1892H-18 |
| 18M SVP | GM73V1892V-20 | GM73V1892V-19 | GM73V1892V-18 |

### **Rambus System Overview**

A typical Rambus memory system has three main elements: the Rambus Controller, the Channel, and the RDRAMs. The logical representation of this is shown in Figure 1.



Figure 1. Controller and RDRAMs Connect to Terminated Transmission Lines

The Rambus Channel is a high-speed, byte-wide, synchronous bus used to connect Rambus devices together. The Channel carries all address, data, and control information to and from devices. Transfer of data on the Rambus Channel is managed through the use of a high level block-oriented protocol.

The Rambus Interface is implemented on both master and slave devices. Rambus master (ASIC devices, memory controllers, graphics engines, peripheral chips, or microprocessors) are the only devices capable of generating transaction requests. RDRAMs are slave devices and can only respond to requests from master devices.

The Rambus Channel has thirteen high speed Rambus Signaling Logic (RSL) I/O signals that are used to transfer information at 2 nanosecond intervals. These signals use low voltage swings (logic 0 is about 2.6V and logic 1 is about 1.6V when Vref is 2.1V) to achieve high bus speeds. Two TTL level signals are used for initialization and powerdown operation. Fourteen signals supply power and DC voltage references to the RDRAM, and the remaining pins are No Connects (reserved for future expansion).

Figure 2 shows a typical physical implementation of a Rambus system. It includes a controller ASIC that acts as the Channel master and a base set of RDRAMs soldered directly to the board. A RSocket TM is included on the Channel for memory upgrade using RModule TM expansion cards.



#### **Data Transfer on the Rambus Channel**



## **RDRAM Packages and Pinouts**

RDRAMs are available in either an EIAJ standard 32-pin vertical surface mount package (SVP) or an EIAJ standard 32-pin TSOP-style horizontal surface mount package (SHP).

Each package has 32 signal pins and four mechanical pins that provide support for the device. The mechanical pins are located on the same side as the signal leads in the SVP, and on the opposite side from the signal leads in the SHP. The pins are arranged so that a printed circuit board can be designed to support either package.

| Vdd       | ď   | 1  |   |
|-----------|-----|----|---|
| Gnd       | 7   | 2  |   |
| BusData8  | •   | 3  |   |
| Gnd       |     | 4  |   |
| BusData7  | 4   |    |   |
| (NC)      | d   |    |   |
| BusEnable | d   |    |   |
| Vdd       | 4   |    |   |
| BusData6  | 4   |    |   |
| Gnd       | d   | 10 |   |
| BusData5  | þ   | 11 |   |
| VddA      | þ   | 12 |   |
| RxClk     |     | 13 |   |
| GndA      | þ   | 14 |   |
| TxClk     | þ   | 15 |   |
| Vdd       | þ   | 16 |   |
| BusData4  | þ   | 17 |   |
| Gnd       | 4   | 18 |   |
| BusCtrl   | þ   | 19 |   |
| SIn       | ₫   | 20 |   |
| Vref      | þ   | 21 |   |
| SOut      | þ   | 22 |   |
| BusData3  | þ   | 23 |   |
| Gnd       | þ   | 24 |   |
| BusData2  | - 1 | 25 |   |
| (NC)      | 4   | 26 | F |
| BusDatal  | þ   | 27 |   |
| Gnd       | 4   | 28 | • |
| BusData0  | þ   | 29 |   |
| (NC)      | þ   | 30 |   |
| Gnd       | 4   | 31 |   |
| Vdd       | þ   | 32 |   |

Table 1: Pin Descriptions

| Signal       | I/O | Description                                                                                                                                                                                                                      |
|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BusData[8-0] | I/O | Signal lines for request, write data, and read data packets. The request packet contains the address, operation codes, and the count of the bytes to be transferred. These are low-swing, active-low signals referenced to Vref. |
| RxClk        | I   | Receive clock. Incoming request and write data packets are aligned to this clock. This is a low-swing, active-low signal referenced to Vref.                                                                                     |
| TxClK        | Ţ   | Transmit clock. Outgoing acknowledge and read data packets are aligned with this clock. This is a low-swing, active-low signal referenced to Vref.                                                                               |
| Vref         | 1   | Logic threshold reference voltage for low swing signals.                                                                                                                                                                         |
| BusCtrl      | ľO  | Control signal to frame packets, transmit part of the operation code, to acknowledge requests, and to interrupt (terminate) pending transactions. This is a low-swing, active-low signal referenced to Vref.                     |
| BusEnable    | Ţ   | Control signal to manage the operating modes of the RDRAMs and to transfer column addresses for random - access (non-sequential) transactions. This is a low-swing, active-low signal referenced to Vref.                        |
| Vdd, VddA    |     | +3.3V power supply. VddA is a separate analog supply for clock recovery in the RDRAM                                                                                                                                             |
| Gnd, GndA    |     | Circuit ground. GndA is a separate analog ground for clock generation in the RDRAM                                                                                                                                               |
| Sln          | I   | Initialization daisy chain input. TTL levels. Active high .                                                                                                                                                                      |
| SOut         | 0   | Initialization daisy chain output. TTL levels. Active high.                                                                                                                                                                      |

Figure 3. SHP and SVP Pin Numbering



Figure 4. SVP and SHP Packages

#### **Protocol**

The transaction protocol used in Rambus systems is built from several types of information packets. These include the request, acknowledge, serial mode, serial address and data packets.

**Request Packet**: A master device initiates a transaction by generating a six- byte request packet containing address, control, and byte count information as shown in Figure 5.



Figure 5. Request Packet'

## **RDRAM Commands**

The Op and OpX fields in the Request packet contain a command that is used to instruct the RDRAM which operation is being requested. A summary of these commands is shown in Table 2.

**Table 2: Command Summary** 

| Op[3:0] | OpX[1:0] | Name    | Description                                                                                                                                                                                                               |
|---------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000    | 00       | Rseq    | Read sequential data from memory space.                                                                                                                                                                                   |
| 0000    | 01       | Rnsq    | Read random-access (non-sequential) data from memory space.                                                                                                                                                               |
| 0100    | 00       | WseqNpb | Write sequential data to memory space with no per-bit mask application.                                                                                                                                                   |
| 0100    | 01       | WseqDpb | Write sequential data to memory space with data-per-bit masking. Static bit masks are supplied by the MDReg while write data is supplied in the data packet.                                                              |
| 0100    | 10       | WseqBpb | Write sequential data to memory space with mask-per-bit masking. Both write data and dynamic bit masks are supplied in the data packet.                                                                                   |
| 0100    | 11       | WseqMpb | Write sequential data to memory space with mask-per-bit masking. Static write data is supplied by the MDReg while dynamic bit masks are supplied in the data packet.                                                      |
| 0110    | 00       | Rreg    | Read data from register space.                                                                                                                                                                                            |
| 0111    | 00       | Wreg    | Write data to register space.                                                                                                                                                                                             |
| 1000    | 00       | WnsqNpb | Write random-access (non-sequential) data to memory space with no per-bit mask application.                                                                                                                               |
| 1000    | 01       | WnsqDpb | Write random-access(non-sequential) data to memory space with data-per-bit masking. Static bit masks are supplied by the MDReg while write data is supplied in the data packet.                                           |
| 1000    | 10       | WnsqBpb | Write random- access (non-sequential) data to memory space with mask-per-<br>bit masking. Both write data and dynamic bit masks are supplied in the data<br>packet.                                                       |
| 1000    | 11       | WnsqMpb | Write random-access(non-sequential) data to memory space with mask-per-bit masking. Static write data is supplied by the MDReg while dynamic bit masks are supplied in the data packet.                                   |
| 1100    | 00       | WbnsNpb | Write random-access (non-sequential) data to memory space with byte masking and no per-bit mask application. Both byte masks and write data are supplied in the data packet.                                              |
| 1100    | 01       | WbnsDpb | Write random-access (non-sequential) data to memory space with byte masking and data-per-bit masking. Static bit masks are supplied by the MDReg while byte masks and write data are supplied in the data packets.        |
| 1100    | 11       | WbnsMpb | Write random-access (non-sequential) data to memory space with byte masking and mask-per-bit masking. Static write data is supplied by the MDReg while byte masks and dynamic bit masks are supplied in the data packets. |
| 1111    |          | WregB   | Broadcast write to register space of all responding devices with no acknowledge permitted                                                                                                                                 |

Acknowledge Packet: Each RDRAM monitors the Channel for a request to access its assigned memory range. The device matching the address range requested then devices an acknowledge packet back to the master.



Figure 6. Acknowledge Packet\*1

The Ack[1:0] field in the Acknowledge packet carries the RDRAMs response to the request. If the RDRAM is able to complete the operation as requested, it returns an Okay response. If the RDRAM is unable to complete the operation as requested, it returns a negative acknowledge response(Nack). The encoding of the Ack[1:0] bits is shown in Table 3.

Table 3 : Ack[1:0] Encoding

| Ack [1:0] | Name             | Description                                                                                                                                       |
|-----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 00        | Non-<br>existent | Indicates passive acceptance of the request(WregB), or indicates that the addressed device did not respond (all other commands).                  |
| 01        | Okay             | Indicates that the request was accepted by the addressed ( responding ) device.                                                                   |
| 10        | Nack             | Indicates that the request could not be accepted because the state of the responding device prevented an access at the fixed timing slot.         |
| 11        | Ack3             | This should not be returned by this responding device. Initiating devices will, when presented with this combination, have an undefined response. |

In response to an acknowledged command, the RDRAM either drives a data packet back to the master in the case of a read, or accepts a data packet from the master in the case of a write, Figure 7 shows example 16 byte read and write transactions. The actual timing from the end of a request packet to data and acknowledge packets is adjustable through RDRAM register settings.



**Serial Address Packet**: The non-sequential (Random Access) commands specify the eight column address bits needed to access random octbytes within the open page. These address bits are provided using a Serial Address packets.



Figure 8. Serial Address Packet Format

**Serial Control Packet**: The protocol also allows the Channel master to issue an early termination instruction for a memory read or write transaction. This is done using a Serial Control packet.



Figure 9. Serial Control Packet Format

The value of the Serial Control field specifies whether the instruction should continue or terminate. This is shown in the table below.

Table 4. Serial Control Field

| Serial Control Field | Description | Value    |
|----------------------|-------------|----------|
| SCtrl[7:0]           | Continue    | 00000000 |
| SCtrl[7:0]           | Terminate   | 00100000 |

**Serial Mode Packet**: Serial Mode Packets are used to instruct the RDRAM to perform a operating mode change. A Serial Mode packet is simply a pulse on the BusEnable line.



Figure 10. Serial Mode Packet<sup>11</sup>

#### **RDRAM Overview**

The figure 12 is a block diagram of the RDRAM device. The Rambus Channel interface consists of a clock generator, a receiver, and a transmitter. The clock generator uses the external clock signals RxClk and TxClk (tapped off the Channel traces ClockFromMaster and ClockToMaster) and creates the internal signals RClk and TClk. These are used by the receiver and transmitter, respectively, to transfer a bit every 2 nanoseconds on each wire between the RDRAM and the master device. The receiver and transmitter blocks also contain multiplexing and storage hardware to permit the internal RDRAM data paths to operate at the slower clock rate (but equivalent bandwidth) of eight bytes transferred every 15 or 16 nanoseconds (four clock cycles).

The RDRAM also contains control logic and configuration registers. The registers are read and written using special register space commands and control various aspects of RDRAM operation as described on Page 17.

The remaining logic consists of a standard DRAM memory core and row sense amplifier caches.

### **RDRAM Operation**

The RDRAM consists of one bank of memory, this bank storing a full 1 Mbyte of data (see Figure 12). This bank has a 2KByte open page associated with it that is built out of sense amplifier arrays. These sense amplifiers hold the last accessed row of their associated bank in the sense amplifiers. This allows further accesses to the same row of memory to result in page hits. With the row already stored in the sense amplifiers, subsequent data can be accessed with very low latency. Each RDRAM added to a system adds an open page to the memory system, helping to increase hit rates.

A page miss results when a row is accessed that is not currently stored as one of the open pages. When this happens, the requesting master is sent a NACK Acknowledge packet indicating the requested row is not yet available. The RDRAM then loads the requested row into the sense amplifiers and waits for the master to submit a retry of the previous request. Figure 11 shows an example of a read miss followed by a read hit for a 32 byte memory read operation.

The amount of time that is needed before the retry can be serviced depends on whether the data in the open page is clean or dirty. The sense amplifiers act as a rite back cache in that data written to the open page is not written into the actual DRAM cells until the page is closed. If the data in an open page is clean (not previously written) when a new page is requested, the open page does not need to be written back into the DRAM. If the data in an open page is dirty, then additional time must be added to the miss retry delay to account for the write back operation.



Figure 11. Sample 32-Byte Read Miss and Read Hit Transactions

### **Address Mapping**

Address mapping hardware is provided to increase page hit rates by allowing system designers to easily perform n-way RDRAM interleaving. In a non-interleaved memory system, contiguous blocks of addresses follow each other in sequence in one RDRAM, which is then followed by the next RDRAM.

Using address mapping, adjacent blocks of data (2K or greater) can be separated across several RDRAMs, and therefore across several open pages. This allows a more optimal mapping of the pages as caches and creates higher effective page hit rates. In a typical system containing, for example, eight RDRAMs, hit rates could be expected to be as high as 95%. Address mapping is easily adjusted by writing a control register in each RDRAM.

### Transaction Concurrency

Concurrent transactions can be used to optimize RDRAM utilization in high performance applications by taking advantage of available Channel bandwidth during page miss latency periods. When a miss in one RDRAM takes place, that device will be busy loading a new row into one of its sense amp caches. The Channel and all other RDRAMs will still be available for use. While waiting for the first RDRAM to finish loading its open page, a transaction to another RDRAM can be initiated. In system where memory accesses can be queued, a transaction can take place for any pending access residing in a different RDRAM.

Pretouching can be used in system where certain memory accesses are predictable, such as video applications. This is done when an application is finished with a particular RDRAM and about to access a different one. If the next access a RDRAM is known in advance, a transaction can be first generated that will cause a row miss and prepare the RDRAM for its next access. When the device is next accessed, the required row of data will already be loaded in the open page and a page hit will take place.



Figure 12. 16/18M RDRAM Block Diagram

#### Random Access Mode

Non-contiguous blocks of memory can be accessed through the use of the read and write non-sequential (Random Access) operations. With these commands, multiple eight-byte blocks (octbytes) of data within an open page can be accessed in any order. To do this, the master device sends a request packet specifying a non-sequential operation along with the address of the first octbyte to be accessed. The master device also generates a serial address packet on the BusEnable signal that specifies the address of the next octbyte.

Successive serial address packets continue to specify new addresses within the open page while data is continuously transferred until the access is complete. Random Access mode can be used to satisfy the burst order of processors like the Intel<sup>TM</sup> Pentium<sup>TM</sup> at full RDRAM bandwidth.

#### Bit Masking

Three forms of bit masking are available for memory write operations. These operations are referred to as data-per-bit (Dpb), mask-per-bit (Mpb), and both-per-bit (Bpb) masking. An eight-byte Mask Data register (MDReg) within the RDRAM is used to hold the static value of either mask or data information for these operations. The Mask Data register is an RDRAM internal register that is written by the Bpb commands, and is used by the Mpb and Dpb commands.

With the Dpb operation, the MDReg is used to hold a static mask that is applied to all octbytes of data written to the RDRAM core. With the Mpb operation, the MDReg is used to hold an octbyte of static data that is masked by dynamic bit masks supplied in the data packets before being written to the RDRAM core.

The Bpb operation requires data packets to alternate between mask and data octbytes. The even data packets (starting with data packet 0) carry bit masking information which is placed in the MDReg while the odd data packets carry the data to be masked by the latest contents on the MDReg. This type of operation is also used to set the MDReg for later use in Dpb and Mpb operations.

Table 5 shows the source of the mask and data for each of the write commands. The first eight columns show the Wseq and Wnsq sequential and non-sequential (random-access) write commands. Each has four bit mask sub-commands: Npb,Dpb, Mpb, and Bpb.

A write command consists of writing from one to 32 octbytes of data W[31:0]. Each octbyte of data is masked by an octbyte of bitmask Bit[31: 0]; that is, if the bitmask bit is set, the corresponding bit of write data is written, if the bitmask bit is clear, the bit in memory is left unchanged.

Each of the first eight columns of Table 5 shows the source of the up-to-32 octbytes of write data and bitmask for the eight write commands. The Npb commands use no bitmask at all - effectively the bitmask is all ones. The Dpb command takes a single octbyte of bitmask from the MDReg and applies it to all data octbytes that are written. The Dpb command does the reverse and takes a single octbyte of write data from the MDReg and writes it to each octbyte of memory using a different bitmask from the data packet. The Bpb commands take an octbyte of bitmask and an octbyte of write data alternately, and writes them to a single octbyte of memory.

### Byte Masking

Contiguous byte masking is supported by the WseqNpb command. This command uses the Adr[2:0] and Count[2:0] fields of the request packet (Figure 5) to specify the byte masks of the first and last octbytes of a data packet. Refer to the RDRAM Design Guide for a more complete description of contiguous byte masking. Table 5 does not show the contiguous byte masking option.

The RDRAM also supports more general form of byte masking called non-contiguous byte masking. This is available with the Wbns write commands.

As can be seen in column nine of Table 5 for the WbnsNpb command, the first data packet, and every ninth thereafter, contain byte masking information that is applied to the eight data packets that follow. This means data packets 0, 9, 18, and 27 (gray boxes in the table) are not written to memory, but are instead used as byte masks for the eight octbytes of data that follow. This means that the data packet Data[35:0] may consist of up to 36 octbytes of information: 4 octbytes of byte mask information and 32 octbytes of data that is actually written to memory.

Each bit of the 64-bit byte mask (one octbyte) controls whether a byte of the following 64 bytes of data (eight octbytes) is written (one) or not written (zero) to memory.

Static bit masking is also available with non-contiguous byte masking. This is shown in the last two columns of Table 5 labelled WbnsDpb and WbnsMpb. The WbnsDpb command applies a static bit held in the MDReg to each octbyte of data W[31:0]. Each bit of the data octbyte is written if the corresponding bits of both the bitmask and bytemask are a one, and is not written if either is a zero. The WbnsMpb command applies a different bitmask Bit[31:0] to a static data octbyte held in the MDReg. Each bit of the data octbyte is written if the corresponding bits of both the bitmask and bytemask are a one, and is not written if either is a zero.

Table 5: WriteDate, BitMask, and ByteMask Sources \*2

| Data<br>Octbyte | Wseq<br>Npb   | Wseq<br>Dpb   | Wseq<br>Mpb | Wseq<br>Bpb |   | Wnseq<br>Npb | Wnseq<br>Dpb  | Wnseq<br>Mpb | Wnseq<br>Bpb | Wbns Npb     | Wbns Dpb      | Wbns Mpb    |
|-----------------|---------------|---------------|-------------|-------------|---|--------------|---------------|--------------|--------------|--------------|---------------|-------------|
| MDReg           | ,             | Bit<br>[35:0] | W<br>[35:0] |             |   | -            | Bit<br>[35:0] | W<br>[35:0]  | -            |              | Bit<br>[35:0] | W<br>[35:0] |
| Data[0]         | <b>W</b> [0]  | W[0]          | Bit[0]      | Bit[0]      |   | W[0]         | W[0]          | Bit[0]       | Bit[0]       | Byte[7:0]    | Byte[7:0]     | Byte[7:0]   |
| Data[1]         | <b>W</b> [1]  | W[1]          | Bit[1]      | w[0]        |   | W[1]         | W[1]          | Bit[1]       | <b>W</b> [0] | W[0]         | <b>W</b> [0]  | Bit[0]      |
| Data[2]         | W[2]          | W[2]          | Bit[2]      | Bit[1]      |   | W[2]         | W[2]          | Bit[2]       | Bit[1]       | W[1]         | W[1]          | Bit[1]      |
| Data[3]         | <b>W</b> [3]  | W[3]          | Bit[3]      | w[1]        |   | W[3]         | W[3]          | Bit[3]       | W[1]         | W[2]         | W[2]          | Bit[2]      |
| Data[4]         | W[4]          | W[4]          | Bit[4]      | Bit[2]      |   | W[4]         | W[4]          | Bit[4]       | Bit[2]       | W[3]         | W[3]          | Bit[3]      |
| Data[5]         | W[5]          | W[5]          | Bit[5]      | W[2]        |   | W[5]         | W[5]          | Bit[5]       | W[2]         | W[4]         | W[4]          | Bit[4]      |
| Data[6]         | W[6]          | W[6]          | Bit[6]      | Bit[3]      |   | W[6]         | W[6]          | Bit[6]       | Bit[3]       | W[5]         | W[5]          | Bit[5]      |
| Data[7]         | W[7]          | W[7]          | Bit[7]      | W{3}        |   | W[7]         | W[7]          | Bit[7]       | W[3]         | W[6]         | W[6]          | Bit[6]      |
| Data[8]         | W[8]          | W[8]          | Bit[8]      | Bit[4]      |   | W[8]         | W[8]          | Bit[8]       | Bit[4]       | W[7]         | <b>W</b> [7]  | Bit[7]      |
| Data[9]         | W[9]          | W[9]          | Bit[9]      | W[4]        |   | W[9]         | W[9]          | Bit[9]       | W[4]         | Byte[15:8]   | Byte[15:8]    | Byte[15:8]  |
| Data[10]        | W[10]         | W[10]         | Bit[10]     | Bit[5]      | Ī | W[10]        | W[10]         | Bit[10]      | Bit[5]       | W[8]         | W[8]          | Bit[8]      |
| Data[11]        | <b>W</b> [11] | W[11]         | Bit[11]     | W[5]        |   | W[11]        | W[11]         | Bit[11]      | W[5]         | <b>W</b> [9] | <b>W</b> [9]  | Bit[9]      |
| Data[12]        | <b>W</b> [12] | W[12]         | Bit[12]     | Bit[6]      |   | W[12]        | W[12]         | Bit[12]      | Bit[6]       | W[10]        | W[10]         | Bit[10]     |
| Data[13]        | W[13]         | W[13]         | Bit[13]     | W[6]        |   | W[13]        | W[13]         | Bit[13]      | W[6]         | W[11]        | W[11]         | Bit[11]     |
| Data[14]        | W[14]         | W[14]         | Bit[14]     | Bit[7]      |   | W[14]        | W[14]         | Bit[14]      | Bit[7]       | W[12]        | W[12]         | Bit[12]     |
| Data[15]        | <b>W</b> [15] | W[15]         | Bit[15]     | W[7]        |   | W[15]        | W[15]         | Bit[15]      | W[7]         | W[13]        | W[13]         | Bit[13]     |
| Data[16]        | <b>W</b> [16] | W[16]         | Bit[16]     | Bit[8]      |   | W[16]        | W[16]         | Bit[16]      | Bit[8]       | W[14]        | W[14]         | Bit[14]     |
| Data[17]        | <b>W</b> [17] | W[17]         | Bit[17]     | W[8]        |   | W[17]        | W[17]         | Bit[17]      | W[8]         | W[15]        | W[15]         | Bit[15]     |
| Data[18]        | W[18]         | W[18]         | Bit[18]     | Bit[9]      |   | W[18]        | W[18]         | Bit[18]      | Bit[9]       | Byte[23:16]  | Byte[23:16]   | Byte[23:16] |
| Data[19]        | W[19]         | W[19]         | Bit[19]     | W[9]        |   | W[19]        | W[19]         | Bit[19]      | W[9]         | W[16]        | W[16]         | Bit[16]     |
| Data[20]        | W[20]         | W[20]         | Bit[20]     | Bit[10]     |   | W[20]        | W[20]         | Bit[20]      | Bit[10]      | W[17]        | W[17]         | Bit[17]     |
| Data[21]        | W[21]         | W[21]         | Bit[21]     | W[10]       |   | W[21]        | W[21]         | Bit[21]      | W[10]        | W[18]        | W[18]         | Bit[18]     |
| Data[22]        | W[22]         | W[22]         | Bit[22]     | Bit[11]     |   | W[22]        | W[22]         | Bit[22]      | Bit[11]      | W[19]        | W[19]         | Bit[19]     |
| Data[23]        | W[23]         | W[23]         | Bit[23]     | W[11]       |   | W[23]        | W[23]         | Bit[23]      | W[11]        | W[20]        | W[20]         | Bit[20]     |
| Data[24]        | W[24]         | W[24]         | Bit[24]     | Bit[12]     |   | W[24]        | W[24]         | Bit[24]      | Bit[12]      | W[21]        | W[21]         | Bit[21]     |
| Data[25]        | W[25]         | W[25]         | Bit[25]     | W[12]       |   | W[25]        | W[25]         | Bit[25]      | W[12]        | W[22]        | W[22]         | Bit[22]     |
| Data[26]        | W[26]         | W[26]         | Bit[26]     | Bit[13]     |   | W[26]        | W[26]         | Bit[26]      | Bit[13]      | W[23]        | W[23]         | Bit[23]     |
| Data[27]        | W[27]         | W[27]         | Bit[27]     | W[13]       |   | W[27]        | W[27]         | Bit[27]      | W[13]        | Byte[31:24]  | Byte[31:24]   | Byte[31:24] |
| Data[28]        | W[28]         | W[28]         | Bit[28]     | Bit[14]     |   | W[28]        | W[28]         | Bit[28]      | Bit[14]      | W[24]        | W[24]         | Bit[24]     |
| Data[29]        | W[29]         | W[29]         | Bit[29]     | W[14]       |   | W[29]        | W[29]         | Bit[29]      | W[14]        | W[25]        | W[25]         | Bit[25]     |
| Data[30]        | W[30]         | W[30]         | Bit[30]     | Bit[15]     |   | W[30]        | W[30]         | Bit[30]      | Bit[15]      | W[26]        | W[26]         | Bit[26]     |
| Data[31]        | W[31]         | W[31]         | Bit[31]     | W[15]       |   | W[31]        | W[31]         | Bit[31]      | W[15]        | W[27]        | W[27]         | Bit[27]     |
| Data[32]        | -             | -             | -           | -           | _ | -            | -             | -            | -            | W[28]        | W[28]         | Bit[28]     |
| Data[33]        | -             | -             | -           | -           |   | -            | -             |              | -            | W[29]        | W[29]         | Bit[29]     |
| Data[34]        | -             | -             | -           | -           |   | -            | -             | -            | -            | W[30]        | W[30]         | Bit[30]     |
| Data[35]        | -             | -             | -           | -           |   | -            | -             | -            | -            | W[31]        | W[31]         | Bit[31]     |

## **RDRAM Registers**

The 16/18M RDRAM contains ten registers. These are read and written with the Rreg, Wreg, and WregB commands. They are used to provide configuration information to the RDRAM controller (DeviceType, MinInterval, and DeviceManufacture), to control device, bank, and row addressing(DeviceId, AddressSelect, and Row), to control refresh (RefRow), to control RDRAM timing (Delay and RasInterval), and to control RDRAM operation (Mode). The following table summarizes these functions:

Table 6: Register Summary

| Register Name                 | Reg. # | Description                                                              |  |
|-------------------------------|--------|--------------------------------------------------------------------------|--|
| DeviceType [3:0][8:0]         | 0      | Read-only register that defines the size and configuration of the RDRAM. |  |
| DeviceId [3:0][8:0]           | l      | Used to specify the base address for the RDRAM.                          |  |
| Delay [3:0][8:0]              | 2      | Used to specify CAS timing parameters.                                   |  |
| Mode [3:0][8:0]               | 3      | Used to initialize the RDRAM and set the IoL output current.             |  |
| RefRow [3:0][8:0]             | 5      | Used to specify the next row and bank of the RDRAM to be refreshed       |  |
| RasInterval [3:0][8:0]        | 6      | Used to specify RAS timing parameters.                                   |  |
| MinInterval [3:0][8:0]        | 7      | Read-only register defining minimum timing parameters for CAS accesses.  |  |
| AddressSelect [3:0][8:0]      | 8      | Used to specify address bit swapping to maximize RDRAM cache hit rate.   |  |
| DeviceManufacturer [3:0][8:0] | 9      | Read-only register containing a manufacturer code.                       |  |
| Row [3:0][8:0]                | 128    | Used to specify the currently sensed row in the back.                    |  |

The following diagrams show the individual fields of the RDRAM registers. The color of a field denotes its usage: dark-gray is unimplemented, light-gray is read-only, and white is read- write. The arrow within each multi-bit field points from least-significant bit to most-significant bit. Bit and byte numbering use little-endien notation.

Figure 13. Registers







AckWinDelay adjusts the size of the acknowledge window. ReadDelay, WriteDelay, and AckDelay adjust the time from the end of the packet to the start of read data, write data, and the acknowledge packets, respectively.





Read-write register for setting the next row refreshed by SetRR burst refresh.

RowField - Next row to be refreshed by SetRR

BankField - Next bank to be refreshed by SetRR

#### RasInterval Register - 6

8 7 6 5 4 3 2 1 0

Read-write register to program the RAS access intervals. Note that fields are in bit-reversed order.

Byte[0] RowPrecharge

RowPrecharge - Set the precharge interval (normal value is 10000 = 1 busclock cycles)

Byte[1] RowSense

RowSense - Set the sense interval (normal value is 01100 = 6 busclock cycles)

Byte[2] Row mp Restore

RowRestore - Set the implicit restore interval (normal value is 10010 = 9 busclock cycles)

Byte[3] Row Explication

RowExpRestore - Set the explicit restore interval (normal value is 01000 = 2 busclock cycles)

### MinInterval Register - 7

8 7 6 5 4 3 2 1 0

Read-only register (configuration info) and write-only register (special control).



MinWriteDelay - 0001 (minimum WriteDelay of RDRAM)

MinReadDelay - 0111 (minimum ReadDelay of RDRAM)

MinAckDelay - 0011 (minimum AckDelay of RDRAM)

SpecFune -Performs SetRR burst refresh and SetPD powerdown entry

MinWriteDelay, MinReadDelay, and MinAckDelay specify the minimum number of cycles allowed between a request packet and a write data, read data, and acknowledge packet, respectively. SpecFunc is a write-only field that is used to initiate a SetRR burst refresh or to place the RDRAM into powerdown mode.







#### Refresh

The RDRAM is a dynamic device, and the memory array must be refreshed every 17 ms. (tree). To support this need, the RDRAM includes all of the logic necessary to support three refresh modes built in. These refresh modes are:

- Manual Refresh: The Rambus Channel master uses a register write transaction (SetRR) to initiate a single burst refresh of four rows.
- Touching: A single row is refreshed each time that a read or write request is made to that row in the RDRAM.
- Powerdown Mode Refresh: A single row is refreshed with each pulse on the SIn/SOut pins.

When the RDRAM is in PowerDown mode, it can be refreshed by passing a periodic pulse at a frequency of 60.2 KHz or greater through the SIn/SOut pins. This minimum frequency is equal to 1024/f<sub>RFF</sub>.

#### **Operating Modes**

The RDRAM has three operating modes; Active, Standby and Power Down. The three modes are distinguished by two factors, their power consumption, and the time that it will take the RDRAM to service a request from that mode.

The control logic within the RDRAM includes a counter that counts Serial Mode packets. It takes a specific number of packets to cause the RDRAM to transition from a low-power mode to the Active state. This counter is active in all three operating modes.

In Active mode, the RDRAM is active and ready to immediately service a request packet. Power consumption is also highest in Active mode.

An RDRAM automatically transitions to Standby mode at the end of a transaction. While in this low power state, each RDRAM monitors the BusEnable signal for a serial mode packet while ignoring other activity on the remaining Channel signals. The Channel master—sends a serial mode packet bring all RDRAMs temporarily out of Standby—and into Active mode so they can respond to a request packet. Once the request packet is acknowledged, all of the RDRAM return to Standby mode with the exception of the one responding to the request. That device returns to Standby mode once the read or write operation is complete.

Unlike conventional DRAM memory systems where each device in an entire bank of memory must be kept active and consuming power through an entire access, Rambus memory systems use only one active device while all others remain in a lower power state.

Power consumption may be greatly reduced by using the PowerDown mode. This mode is entered manually by setting the Special Function bit SetPD in the MinInterval register. Entering this mode causes the device to write back and precharge its cache line, disable the internal clock generator, and disable most DC current sources. The BusEnable receiver is kept active to detect serial mode packets used to exit powerdown mode. The only significant power consumption in powerdown mode is due to refresh.

Since the RDRAM internal clocks are disabled while in powerdown mode, refresh must be maintained manually by the master device. This is done by supplying a low frequency square wave on the SIn TTL signal. This propagates through each RDRAM and is used to initiate asynchronous refresh operations in each device.

Each RDRAM may be placed in either low or high threshold powerdown mode. Threshold refers to the number of serial mode packets required to wake up the RDRAM. A low threshold requires relatively few serial mode packets while a high threshold requires a larger number. The actual power dissipation is identical in both modes.

An example of where these modes are used is in a portable computer application. In this example, sleep mode is implemented by placing a majority of the RDRAMs in high threshold powerdown while the RDRAM that contains the frame buffer is placed in low threshold powerdown. This permits screen refresh to take place without powering up the entire memory system.

#### Initialization

The Channel master resets the RDRAM devices on the Channel by asserting the BusEnable signal for tmodearmin clock cycles. After the RDRAM has been reset, the base address and register space registers revert to their default values. Because the default address of all devices is zero until initialization is complete, individual devices cannot be addressed from the Channel, although the devices can and will respond to broadcast commands. In a typical system application, the SIn pin of the first RDRAM is connected to the SOut pin of the Channel master (refer Figure 1). The SIn pin of the next RDRAM is connected to the SOut pin of the first RDRAM, and so on. SOut of the last device is then connected to SIn of the Channel master to complete the daisy chain. A RDRAM will not respond to a write command (other than a broadcast write) until the SIn pin is set to 1. If power-down mode is not being used, two pins can be saved on this controller by connecting the SIn pin of the first RDRAM to a logic high, and leaving the SOut pin of the last RDRAM unconnected.

To start the initialization sequence, SIn is asserted on the first RDRAM in the chain to enable it. The Channel master then writes the desired device address to the AddressSelection register and enables it using the *DevEn* bit. Enabling the device sets the SOut pin (and the SIn pin on the next device in the chain) to 1. This continues until all of the RDRAMs have been initialized.

Initializing an individual RDRAM consists of these steps:

- 1. Broadcast write any shared register parameters to the RDRAM registers. Shared parameters are values that are common to all of the devices in the system, such as;
  - tackwindelay
  - treaddelay
  - tackdelay
  - TWRITEDELAY
- 2. Load the DeviceID register of the first (next) device using a register write transaction. The four bytes of the DeviceID should be unique to that device.
- 3. Set the DevEn(Device Enable) bit in the Mode register to enable the RDRAM Setting DevEn will cause the assertion of the SIn pin of the next device in the SIn/SOut chain.
- 4. Loop through steps 2 and 3 until all of the RDRAMs have been initialized.

When these steps have been completed for every device in the chain, all of the slave devices should have unique, contiguous DeviceID values, and will have their *DevEn* bits set. Any further configuration of the devices can be performed across the Channel.

Table 7: RDRAM State Transitions

| Current State  | Operation                               | Next State                 |
|----------------|-----------------------------------------|----------------------------|
| ResetState     | Count < tmodearmax *3                   | ActiveState                |
| ActiveState    | Count ≥ tmodearmax                      | ResetState                 |
| ActiveState    | Count ≥ tmodedelaymax*4                 | StandbyState               |
| ActiveState    | Write SetPD in the MinInterval Register | PowerDownState             |
| ActiveState    | BusCtrleven = 1 (Start Bit)             | Transaction Framing States |
| StandbyState   | Count ≧ tmodesamin *5                   | ActiveState                |
| PowerDownState | Count ≧ tmodepa[pl]min*6                | ActiveState                |

### **Absolute Maximum Ratings**

The following table represents stress ratings only, and functional operation at the maximums is not guaranteed. Extended exposure to the maximum ratings may affect device reliability. Furthermore, although devices contain protective circuitry to resist damage from static electric discharge, always take precautions to avoid high static voltages or electric fields.

| Symbol                | Parameter                                          | Min   | Max         | Unit       |
|-----------------------|----------------------------------------------------|-------|-------------|------------|
| Vi,abs                | Voltage applied to any RSL pin with respect to Gnd | - 0.5 | Vdd,MAX+0.5 | V          |
| Vi,ttl,abs            | Voltage applied to any TTL pin with respect to Gnd | - 0.5 | Vdd +0. 5   | V          |
| V <sub>DD</sub> , ABS | Voltage on VDD with respect to Gnd                 | - 0.5 | Vdd,max+1.0 | V          |
| Tj,abs                | Junction temperature under bias                    | - 55  | 125         | $^{\circ}$ |
| Tstore                | Storage temperature                                | - 55  | 125         | r          |

### **Thermal Parameters**

| Symbol   | Parameter and Conditions            | Min | Max | Unit   |
|----------|-------------------------------------|-----|-----|--------|
| Ta       | Ambient operating temperature       | -5  | 75  | ť      |
| <i>Θ</i> | Junction-to-Case thermal resistance |     | 5   | ℃/Watt |

## Capacitance

| Symbol | Parameter and Conditions              | Min | Max | Unit |
|--------|---------------------------------------|-----|-----|------|
| Сі     | Low-swing input parasitic capacitance |     | 2   | РF   |
| Сі,тті | TTL input parasitic capacitance       |     | 8   | рF   |

## **Power Consumption**

| Mode      | Description                        | Min | Max               | Unit |
|-----------|------------------------------------|-----|-------------------|------|
| Powerdown | Device shut down                   |     | 0.33*7            | mW   |
| Standby   | Device inactive                    | -   | 260 *7            | mW   |
| Active    | Device evaluating request packet   |     | 900 *7            | mW   |
| Read      | Data being transferred from device |     | 1200              | mW   |
| Write     | Data being transferred to device   |     | 1150 <sup>7</sup> | mW   |

### **Recommended Electrical Conditions**

| Symbol                            | Parameter and Conditions                   | Min         | Max                    | Unit |
|-----------------------------------|--------------------------------------------|-------------|------------------------|------|
| V <sub>DD</sub> ,V <sub>DDA</sub> | Supply voltage to Vdd, VddA( 3.3V version) | 3.0         | 3.6                    | V    |
| VREF                              | Reference voltage to Vref                  | 1.9         | V <sub>DD</sub> - 0. 8 | V    |
| VIL                               | Input low voltage                          | Vref - 0. 8 | Vref - 0.35            | V    |
| ViH                               | Input high voltage                         | Vref + 0.35 | VREF + 0. 8            | V    |
| VILTTL                            | TTL input low voltage                      | - 0.5       | 0.8                    | v    |
| VIH.TTL                           | TTL input high voltage                     | 1.8         | V <sub>DD</sub> + 0. 5 | V    |

### **Electrical Characteristics**

| Symbol      | Parameter and Conditions                                              | Min    | Max             | Unit |
|-------------|-----------------------------------------------------------------------|--------|-----------------|------|
| IREF        | Vref current @ Vref, max                                              | - 10   | 10              | μΑ   |
| Юн          | Output high current @ $(0 \le V_{OUT} \le V_{DD})$                    | - 10   | 10              | μA   |
| Io          | IOL Output current @ VOUT = 1.6V @ C[5:0] = 111111 (6310)*8           | 0.0    | 4.5             | mA   |
| <b>I</b> 20 | IOL Output current @Voin = 1.6V @ $C[5:0] \approx 110001 (4910)^{-8}$ | 18.0   | 22.0            | mA   |
| I40         | Ioι Output current @ Voυτ = 1.6V @ C[5:0] = 011111 (3110)*8           | 30.0   | 44.0            | mA   |
| II,TTL      | TTL input leakage current @ (0 ≤ Vi.TTL ≤ VDD)                        | - 10.0 | 10.0            | μA   |
| VOL, TTL    | TTL output voltage @ IoL,TTL = 1.0mA                                  | 0.0    | 0.4             | v    |
| Voн, ttl    | TTL output high voltage @ IOH,TTL = -0.25mA                           | 2.0    | V <sub>DD</sub> | V    |

# **Recommended Timing Conditions**

| Symbol                   | Parameter                                                                                                  | Min                        | Max                          | Unit           |
|--------------------------|------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------|----------------|
| tcr,tcf                  | TxClk and RxClk input rise and fall times                                                                  | 0.3                        | 0.8                          | ns             |
| <b>t</b> cycle           | TxClk and RxClk cycle times                                                                                | 4.0                        | 4.5                          | ns             |
| <b>t</b> tick            | Transport time per bit per pin (this timing interval is synthesized by the RDRAM internal clock generator) | 0.5(2ns @<br>tcycle = 4ns) | 0.5(2.5ns @<br>tcycle = 5ns) | <b>t</b> evele |
| <b>t</b> ch, <b>t</b> cl | TxClk and RxClk high and low times                                                                         | 45%                        | 55%                          | <b>t</b> cycle |
| t <sub>TR</sub>          | TxClk-RxClk differential                                                                                   | 0                          | 0.5                          | tcycle         |
| tdr,tdf                  | Data/Control input rise and fall times                                                                     | 0.3                        | 0.6                          | ns             |

| Symbol         | Parameter                                                  | Min  | Max                                 | Unit           |
|----------------|------------------------------------------------------------|------|-------------------------------------|----------------|
| ts             | Data/Control-to-RxClk setup time                           | 0.35 |                                     | ns             |
| tн             | RxClk-to-Data/Control hold time                            | 0.35 |                                     | ns             |
| tref           | Refresh interval                                           |      | 17                                  | ms             |
| tlock,reset    | RDRAM internal clock generator lock time from Reset mode   |      | $750(3\mu s@$<br>$t_{CYCLE} = 4ns)$ | tcycle         |
| tlock, powerup | RDRAM internal clock generator lock time from PowerUp mode |      | $750(3\mu s@)$ $t_{CYCLE} = 4ns)$   | <b>t</b> cycle |

## **Timing Characteristics**

| Symbol       | Parameter                                        | Min                  | Max                  | Unit               |
|--------------|--------------------------------------------------|----------------------|----------------------|--------------------|
| <b>t</b> PIO | SIn-to-SOut propagation delay @ CLOAD,TTL = 40pF |                      | 25                   | ns                 |
| to           | TClk-to-Data/Control output time                 | tcycle/4<br>- 0.4 ns | tcycle/4<br>+ 0.4 ns | tcycle/4<br>and ns |
| tqr, tqf     | Data/Control output rise and fall times          | 0.3                  | 0.5                  | ns                 |

### **Rambus Channel Timing**

The next table shows important timing on the Rambus Channel for common operations.

Please refer to the RDRAM Design Guide for all possible interactions that could occur on the Rambus Channel. All timings are from the point of view of the Channel master, and thus have the bus overhead delay of 4ns per bus transversal included where appropriate.

| Symbol                              | Parameter                                                                                                                                                                                            | Min             | Max   | Unit           |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|----------------|
| <b>t</b> cycle                      | TxClk and RxClk cycle times                                                                                                                                                                          | 4.0             | 4.5   | ns             |
| tresponse                           | Start of request packet to start of acknowledge packet                                                                                                                                               | 6 <sup>*9</sup> | 9 *9  | tcycle         |
| treadhit                            | Start of request packet to start of read data packet for row hit(Okay)                                                                                                                               | 10*9            | 17 *9 | <b>t</b> cycle |
| twritehit                           | Start of request packet to start of write data packet for row hit(Okay)                                                                                                                              | 4 *9            | 11*9  | tcycle         |
| tretrysensed<br>Clean (no restore)  | Start of request packet for row miss (Nack) to start of request packet for row hit (Okay). The previous row had not been written                                                                     | 22*10           |       | <b>t</b> cycle |
| tretrysensed<br>DIRTY (restore)     | Start of request packet for row miss (Nack) to start of request packet for row hit (Okay). The previous row had been written                                                                         | 30*10           |       | <b>t</b> cycle |
| TRETRYREFRESH<br>CLEAN (no restore) | Start of request that performs a burst refresh (SetRR) until the start of a request that will not have a Nack acknowledge due to the pending refresh. The previously sensed row had not been written | 209             |       | <b>t</b> cycle |

| Symbol                           | Parameter                                                                                                                                                                                        | Min    | Max | Unit           |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|----------------|
| TRETRYREFRESH<br>DIRTY (restore) | Start of request that performs a burst refresh (SetRR) until the start of a request that will not have a Nack acknowledge due to the pending refresh. The previously sensed row had been written | 217    |     | <b>t</b> cycle |
| treadburst32                     | Start of request packet to end of 32 byte read data packet for row hit (Okay)                                                                                                                    | 26 *11 |     | <b>t</b> cycle |
| treadburst256                    | Start of request packet to end of 256 byte read data packet for row hit (Okay)                                                                                                                   | 138    |     | tcycle         |
| twriteburst32                    | Start of request packet to end of 32 byte write data packet for row hit (Okay)                                                                                                                   | 20 *12 |     | tcycle         |
| twriteburst256                   | Start of request packet to end of 256 byte write data packet for row hit (Okay)                                                                                                                  | 132    |     | <b>t</b> cycle |
| <b>T</b> READDELAY               | End of request packet to beginning of read data packet                                                                                                                                           | 7*9    | 14  | <b>t</b> cycle |
| twritedelay                      | End of request packet to beginning of write data packet                                                                                                                                          | 1*9    | 8   | <b>t</b> cycle |
| <b>t</b> ackdelay                | End of request packet to beginning of acknowledge packet                                                                                                                                         | 3 *9   | 6   | <b>t</b> cycle |
| <b>t</b> ACKWINDELAY             | Window in which an acknowledge packet will be sent                                                                                                                                               | 5*9    | 12  | <b>t</b> cycle |
| tserialread-<br>offset           | Delay from the beginning of a serial address packet or serial control packet to the beginning of the corresponding read data subpacket                                                           | 13     | 13  | <b>t</b> cycle |
| tserialwrite-<br>offset          | Delay from the beginning of a serial address packet or serial control packet to the beginning of the corresponding write data subpacket                                                          | 5      | 5   | <b>t</b> cycle |
| TPOSTMEM-<br>WRITEDELAY          | Delay from the end of the current memory space transaction to the beginning of the next memory space transaction                                                                                 | 2      |     | <b>t</b> cycle |
| tpostreg-<br>writedelay          | Delay from the end of the current register space transaction to the beginning of the next register space transaction                                                                             | 4      |     | <b>t</b> cycle |
| <b>t</b> modeoffset              | Offset from the beginning of SMode packet to request packet for standby to active transaction                                                                                                    | 4      | 4   | <b>t</b> cycle |
| <b>t</b> modesa                  | Number of SMode packets to cause a transition from Standby Mode to ActiveMode                                                                                                                    | Į      | . 4 | tcycle         |
| TMODEPA[0]                       | Number of SMode packets to cause a transition from PowerDown-Mode[0] to ActiveMode                                                                                                               | 16     | 20  | <b>t</b> cycle |
| tmodepa[1]                       | Number of SMode packets to cause a transition from PowerDown-Mode[1] to ActiveMode                                                                                                               | 208    | 224 | tcycle         |
| <b>t</b> modear                  | Number of SMode packets necessary to cause a transition from ActiveState to ResetState                                                                                                           |        | 288 | tcycle         |

#### Notes:

- 1. A in this diagram signifies that this pin is not used by this packet. If it used by another packet, it is pulled to a logic zero value.
- 2. The shade data packet contains byte masking information that is applied to the eight data packets that follow.
- tmodearmax is the maximum number of SMode packets necessary to cause a transition from ActiveState to ResetState.
- 4. tmodedelaymax is maximum delay (in clock cycles) after a transaction is complete for the RDRAM to enter the StandbyState.
- 5. tmodesamn in the minimum number of SMode packets necessary to cause a transition from StandbyState to AciveState.
- 6. tmodepamin is the minimum number of SMode packets necessary to cause a transition from PowerDownState to ActiveState.
- 7. The numbers shown represent ypical maximum power levels.
- 8. This is the value written into the C[5:0] field of the Mode register. Values of IoL in between the Io, I2o, and I4o values are produced by interpolating C[5:0] to intermediate values. For example, C[5:0] = 101000 (4010) produces an IoL in the range of 27.0 to 33.0 mA.
- 9. Programmable- All RDRAMs will operate across the full programming range.
- 10. Minimum at tcycle, MIN. The delay is programmable to give equivalent timings at longer tcycle.
- 11. Calculated with treadhit.min
- 12. Calculated with twritehit, MIN

### Timing Waveforms



FIGURE 14. Rise/Fall Timing



FIGURE 15. Clock Timing



\*trick is defined as one-half tcycle.

FIGURE 16. Receive Data Timing



\*trick is defined as one-half tcycle.

FIGURE 17. Transmit Data Timing



FIGURE 18. Serial Configuration Pin Timing



FIGURE 19. Standby Mode to Active Mode Timing



FIGURE 20. Reset Timing



FIGURE 21. Read Hit Timing Diagram



FIGURE 22. Write Hit Timing Diagram



FIGURE 23. Read Miss Timing Diagram



FIGURE 24. Write Miss Timing Diagram



FIGURE 25. Register Read Timing Diagram



FIGURE 26. Register Write Timing Diagram



FIGURE 27. Manual Refresh Using SetRR



FIGURE 28. Refresh Timing for Powerdown Mode Using SIn, SOut



FIGURE 29. Power Down Timing (Register Write)



FIGURE 30. Power Up Timing

## **Mechanical Drawings**

The RDRAM is available in both horizontal and vertical surface mount plastic packages. Dimensions for the Horizontal surface mount plastic package are shown below.



FIGURE 31. SHP-32 Package

The next figure shows the footprint of the SHP-32 package. Plan R-R is the electrical reference plane of the device on the center line of the SMT pads.



This table summarizes the values of the package and footprint dimensions.

Symbol **Parameter** Min Max Unit Pin e Pin Pitch 0.65 0.65 mm Pkg D Package Body Length 25.1 24.9 mm 12.9 13.1 Pkg A mm Lead tip to Lead tip Distance Pkg E Package height 1.7 mm SMT pad width 0.19 0.29 Pad b3 mm 1.2 SMT pad length 1.4 mm Pad 11 Support pad outer pitch 22.75 22.75 mm Sup Dp SMT pad offset 12.5 Pad O 12.5 mm

**Table 8 : SHP-32 Package Dimensions** 

The next figure summarizes the dimensions of the a EIAJ standard SVP - 32 package as used in the RDRAM. Refer to the EIAJ specifications for more details of the package dimensions and recommended footprint.



FIGURE 33. SVP-32 Package

The figure below shows the footprint of the SVP-32 package.

Plane R-R is on the center line of both the package and support leads, and offset from the center line of the SMT pads. Plane R-R is also the electrical reference plane of the device.



Figure 34. SVP-32 Footprint

This table summarizes the values of the package and footprint dimensions.

Table 9: SVP-32 Package Dimensions

| Symbol   | Parameter            | Min   | Mix   | Unit |
|----------|----------------------|-------|-------|------|
| Pin e    | Pin pitch            | 0.65  | 0.65  | mm   |
| Pkg D *1 | Package width        | 24.9  | 25.1  | mm   |
| Pkg A    | Package total height |       | 11.8  | mm   |
| Pkg E    | Package thickness    | 1.2   | 1.4   | mm   |
| Sup Ls   | Support lead span    |       | 3.7   | mm   |
| Sup D2   | Support lead spacing | 23.15 | 23.25 | mm   |
| Pad b3   | SMT pad width        | 0.19  | 0.29  | mm   |
| Pad 11   | SMT pad length       | 1.4   | 1.55  | mm   |
| Sup bs   | Support pad width    | 0.45  | 0.59  | mm   |
| Sup Is   | Support pad length   | 2.1   | 2.3   | mm   |
| Pad O    | SMT pad offset       | 0.25  | 0.35  | mm   |
| Sup Os   | Support pad offset   | 1.55  | 1.65  | mm   |
| Sup es   | Support pad pitch    | 0.90  | 0.90  | mm   |

<sup>\*</sup> Note: Dimension does not include mold protrusion and gate burrs. Mold protrusion and gate burrs shall not exceed 0.15 per side.