









TCAN1046AV-Q1, TCAN1048AV-Q1 SLLSFL8A - JULY 2021 - REVISED DECEMBER 2021

# TCAN104xAV-Q1 Automotive Dual CAN FD Transceiver with 1.8-V I/O Support and **Standby Mode**

#### 1 Features

- AEC-Q100 (Grade 1): Qualified for automotive applications
- Two high-speed CAN transceivers with independent mode control
- Meets the requirements of ISO 11898-2:2016 physical layer standard
- **Functional Safety-Capable** 
  - Documentation available to aid in functional safety system design
- Support of classical CAN and optimized CAN FD performance at 2, 5, and 8 Mbps
  - Short and symmetrical propagation delays for enhanced timing margin
- I/O voltage range supports 1.7 V to 5.5 V
- Support for 12-V and 24-V battery applications
- Receiver common-mode input voltage: ±12 V
- Protection features:
  - Bus fault protection: ±58 V
  - Undervoltage protection
  - TXD-dominant time-out (DTO)
    - Data rates down to 9.2 kbps
  - Thermal-shutdown protection (TSD)
- Operating modes:
  - Normal mode
  - Low power standby mode supporting remote wake-up request
- Optimized behavior when unpowered
  - Bus and logic pins are high impedance (no load to operating bus or application)
  - Hot-plug capable: power-up and power-down glitch-free operation on bus and RXD output
- Junction temperatures from: -40°C to 150°C
- Available in space-saving SOT-23, SOIC (14) and leadless VSON (14) packages (4.5 mm x 3.0 mm) with improved automated optical inspection (AOI) capability

#### 2 Applications

- **Automotive and Transportation** 
  - Body control modules
  - Automotive gateway
  - Advanced driver assistance system (ADAS)
  - Infotainment

# 3 Description

TCAN1046AV-Q1 and TCAN1048AV-Q1 (TCAN104xAV-Q1) are dual, high-speed controller area network (CAN) transceivers that meet the physical layer requirements of the ISO 11898-2:2016 high-speed CAN specification.

The TCAN104xAV-Q1 transceivers support both classical CAN and CAN FD networks up to 8 megabits per second (Mbps). The device includes internal logic level translation via the V<sub>IO</sub> terminal to allow for interfacing the transceiver I/O's directly to 1.8-V, 2.5-V, 3.3-V, or 5-V logic levels.

The two CAN channels support independent mode control through the standby pins. Therefore, each transceiver can be placed into a low-power state, standby mode, without impacting the state of the other CAN channel. While in standby mode, the device supports remote wake-up pattern via the CAN bus which is compliant to the ISO 11898-2:2016 defined wake-up pattern (WUP).

#### **Device Information**

| PART NUMBER   | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |  |
|---------------|------------------------|-------------------|--|--|--|
|               | VSON (14)              | 4.50 mm x 3.00 mm |  |  |  |
| TCAN1046AV-Q1 | SOIC (14)              | 8.65 mm x 3.91 mm |  |  |  |
|               | SOT-23 (14)            | 4.20 mm × 2 mm    |  |  |  |
| TCAN1048AV-Q1 | VSON (14)              | 4.50 mm x 3.00 mm |  |  |  |
| TCANTU46AV-QT | SOIC (14)              | 8.95 mm x 3.91 mm |  |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



**Simplified Schematics** 



# **Table of Contents**

| 1 Features                           | 1    | 10.1 Overview                                        | 18 |
|--------------------------------------|------|------------------------------------------------------|----|
| 2 Applications                       | 1    | 10.2 Functional Block Diagram                        | 19 |
| 3 Description                        |      | 10.3 Feature Description                             | 20 |
| 4 Revision History                   |      | 10.4 Device Functional Modes                         |    |
| 5 Description Continued              | 3    | 11 Application and Implementation                    | 26 |
| 6 Device Comparison                  |      | 11.1 Application Information                         |    |
| 7 Pin Configuration and Functions    |      | 11.2 Typical Application                             |    |
| 8 Specifications                     |      | 11.3 System Examples                                 |    |
| 8.1 Absolute Maximum Ratings         |      | 12 Power Supply Recommendations                      |    |
| 8.2 ESD Ratings                      | 6    | 13 Layout                                            |    |
| 8.3 ESD Ratings — IEC Specifications |      | 13.1 Layout Guidelines                               |    |
| 8.4 Recommended Operating Conditions | 7    | 13.2 Layout Example                                  |    |
| 8.5 Thermal Characteristics          | 7    | 14 Device and Documentation Support                  |    |
| 8.6 Supply Characteristics           | 8    | 14.1 Receiving Notification of Documentation Updates | 31 |
| 8.7 Dissipation Ratings              | 9    | 14.2 Support Resources                               | 31 |
| 8.8 Electrical Characteristics       | 10   | 14.3 Trademarks                                      | 31 |
| 8.9 Switching Characteristics        | 12   | 14.4 Electrostatic Discharge Caution                 | 31 |
| 8.10 Typical Characteristics         | . 14 | 14.5 Glossary                                        |    |
| 9 Parameter Measurement Information  |      | 15 Mechanical, Packaging, and Orderable              |    |
| 10 Detailed Description              | 18   | Information                                          | 31 |
| •                                    |      |                                                      |    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision \* (July 2021) to Revision A (December 2021)

Page



# **5 Description Continued**

The transceivers also include many protection and diagnostic features including thermal-shutdown (TSD), TXD-dominant time-out (DTO), supply undervoltage detection, and bus fault protection up to ±58 V. The devices have defined failsafe behavior in supply undervoltage or floating pin scenarios.

# **6 Device Comparison**

Table 6-1. Device Comparison Table

| CAN Channels  |       | Low Voltage I/O Logic Support | Standby (STB) Pin Mode |  |  |  |  |  |
|---------------|-------|-------------------------------|------------------------|--|--|--|--|--|
| TCAN1046AV-Q1 | ±58 V | Yes                           | Active-high            |  |  |  |  |  |
| TCAN1048AV-Q1 | ±58 V | Yes                           | Active-low             |  |  |  |  |  |



# 7 Pin Configuration and Functions



Figure 7-1. D Package, 14 Pin SOIC, Top View

Figure 7-2. DYY Package, 14 Pin SOT-23, Top View



Figure 7-3. DMT Package, 14 Pin VSON, Top View

Table 7-1. Pin Functions

| Pi              | ns  | Tuna           | Description                                                                                          |  |
|-----------------|-----|----------------|------------------------------------------------------------------------------------------------------|--|
| Name            | No. | Туре           | Description                                                                                          |  |
| TXD1            | 1   | Digital Input  | CAN transmit data input channel 1; integrated pull-up                                                |  |
| GND1            | 2   | GND            | Ground connection                                                                                    |  |
| V <sub>CC</sub> | 3   | Supply         | 5-V supply voltage                                                                                   |  |
| RXD1            | 4   | Digital Output | AN receive data output channel 1; tri-state when V <sub>IO</sub> < UV <sub>VIO</sub>                 |  |
| GND2            | 5   | GND            | Ground connection                                                                                    |  |
| TXD2            | 6   | Digital Input  | CAN transmit data input channel 2; integrated pull-up                                                |  |
| RXD2            | 7   | Digital Output | CAN receive data output channel 2; tri-state when V <sub>IO</sub> < UV <sub>VIO</sub>                |  |
| STB2            |     |                | Standby input of channel 2 for mode control; integrated pull-up (TCAN1046AV-Q1)                      |  |
| nSTB2           | 8   | Digital Input  | Standby input of channel 2 for mode control; inverse logic with integrated pull-down (TCAN1048AV–Q1) |  |
| CANL2           | 9   | Bus IO         | Low-level CAN bus channel 2 input/output line                                                        |  |
| CANH2           | 10  | Bus IO         | High-level CAN bus channel 2 input/output line                                                       |  |
| V <sub>IO</sub> | 11  | Supply         | I/O supply voltage                                                                                   |  |
| CANL1           | 12  | Bus IO         | Low-level CAN bus channel 1 input/output line                                                        |  |



## Table 7-1. Pin Functions (continued)

| Pi                        | ns                                                       | Type        | Description                                                                                          |  |  |
|---------------------------|----------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------|--|--|
| Name No.                  |                                                          | Description |                                                                                                      |  |  |
| CANH1                     | 13 Bus IO High-level CAN bus channel 1 input/output line |             |                                                                                                      |  |  |
| STB1                      |                                                          |             | Standby input of channel 1 for mode control; integrated pull-up (TCAN1046AV–Q1)                      |  |  |
| nSTB1                     | STB1 14                                                  |             | Standby input of channel 1 for mode control; inverse logic with integrated pull-down (TCAN1048AV–Q1) |  |  |
| Thermal Pad (VSON only) — |                                                          | _           | Connect the thermal pad to the printed circuit board (PCB) ground plane for thermal relief           |  |  |



# 8 Specifications

## 8.1 Absolute Maximum Ratings

(1)(2

|                          |                                                   | MIN  | MAX | UNIT |
|--------------------------|---------------------------------------------------|------|-----|------|
| V <sub>CC</sub>          | Supply voltage                                    | -0.3 | 6   | V    |
| V <sub>IO</sub>          | Supply voltage I/O level shifter                  | -0.3 | 6   | V    |
| V <sub>BUS</sub>         | CAN Bus I/O voltage<br>CANH1, CANL1, CANH2, CANL2 | -58  | 58  | V    |
| V <sub>DIFF</sub>        | Max differential voltage between CANHx and CANLx  | -45  | 45  | V    |
| V <sub>Logic_Input</sub> | Logic input terminal voltage                      | -0.3 | 6   | V    |
| V <sub>RXDx</sub>        | RXDx output terminal voltage range                | -0.3 | 6   | V    |
| I <sub>O(RXDx)</sub>     | RXDx output current                               | -8   | 8   | mA   |
| TJ                       | Junction temperature                              | -40  | 165 | °C   |
| T <sub>STG</sub>         | Storage temperature                               | -65  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 8.2 ESD Ratings

|                  |                         |                                                                                          |                                                                                 | VALUE  | UNIT |
|------------------|-------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------|------|
| V <sub>ESD</sub> | Electrostatic discharge |                                                                                          | HBM classification level 3A for all pins                                        | ±4000  | V    |
|                  |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup>                                  | HBM classification level 3B for global pins CANHx and CANLx with respect to GND | ±10000 | V    |
|                  |                         | Charged-device model (CDM), per AEC Q100-011<br>CDM classification level C5 for all pins |                                                                                 | ±750   | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 8.3 ESD Ratings — IEC Specifications

|                  |                                                 |                                                        |                                                                   | VALUE                                                 | UNIT |
|------------------|-------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------|------|
|                  |                                                 |                                                        | Unpowered contact discharge per ISO 10605 <sup>(1)</sup>          | ±8000                                                 | V    |
| V <sub>ESD</sub> | System level Electrostatic discharge            |                                                        | SAE J2962-2 per ISO 10605<br>Powered Contact Discharge<br>(2)     | ±8000                                                 | V    |
|                  |                                                 | CAN bus terminals to GND<br>CANH1, CANL1, CANH2, CANL2 | SAE J2962-2 per ISO 10605<br>Powered Air Discharge <sup>(2)</sup> | ±8000                                                 | V    |
|                  |                                                 | - CAINTT, CAINTZ, CAINTZ                               | Pulse 1                                                           | -100                                                  | V    |
|                  | Transient voltage per ISO 7637-2 <sup>(3)</sup> |                                                        | Pulse 2a                                                          | 75                                                    | V    |
| $V_{Tran}$       | Transient voltage per 130 7037-207              |                                                        | Pulse 3a                                                          | -150                                                  | V    |
|                  |                                                 |                                                        | Pulse 3b                                                          | ±8000<br>±8000<br>±15000<br>-100<br>75<br>-150<br>100 | V    |
|                  | Transient voltage per ISO 7637-3 <sup>(4)</sup> |                                                        | DCC slow transient pulse                                          | ±30                                                   | V    |

<sup>(1)</sup> Tested according to IEC 62228-3:2019 CAN Transceivers

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

<sup>(2)</sup> Results given here are specific to the SAE J2962-2 Communication Transceivers Qualification Requirements - CAN. Testing performed by OEM approved independent 3<sup>rd</sup> party, EMC report available upon request.

<sup>(3)</sup> Tested according to IEC 62228-3:2019 CAN Transceivers

<sup>(4)</sup> Tested according to SAE J2962-2



# 8.4 Recommended Operating Conditions

|                       |                                         | MIN  | NOM | MAX | UNIT |
|-----------------------|-----------------------------------------|------|-----|-----|------|
| V <sub>CC</sub>       | Supply voltage                          | 4.5  | 5   | 5.5 | V    |
| V <sub>IO</sub>       | Supply voltage for I/O level shifter    | 1.7  |     | 5.5 | V    |
| I <sub>OH(RXDx)</sub> | RXDx terminal high-level output current | -1.5 |     |     | mA   |
| I <sub>OL(RXDx)</sub> | RXDx terminal low-level output current  |      |     | 1.5 | mA   |
| TJ                    | Operating junction temperature          | -40  |     | 150 | °C   |

#### 8.5 Thermal Characteristics

|                       | THERMAL METRIC(1)                            | TO       | TCAN1046AV-Q1 / TCAN1048AV-Q1 |            |      |  |
|-----------------------|----------------------------------------------|----------|-------------------------------|------------|------|--|
| THERMAL METRIC        |                                              | D (SOIC) | DYY (SOT)                     | DMT (VSON) | UNIT |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 75.8     | 87.2                          | 38.1       | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 35.8     | 35.2                          | 38.7       | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 37.4     | 31.6                          | 15.0       | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 6.6      | 11.2                          | 2.0        | °C/W |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 37.0     | 31.5                          | 15.0       | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -        | _                             | 5.9        | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 8.6 Supply Characteristics

Over recommended operating conditions with  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

|     | PARAMETER                      |                                                                           | TEST CONDITIONS                                                                                                                                                                                                                     | MIN | TYP | MAX   | UNIT |
|-----|--------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
|     |                                | Dominant                                                                  | $ \begin{aligned} & TCAN1046AV: STB1 = STB2 = 0 \ V \\ & TCAN1048AV: nSTB1 = nSTB2 = V_{IO} \\ & TXDx = 0 \ V, TXDy = V_{IO} \\ & R_{L1} = R_{L2} = 60 \ \Omega, \ C_L = open; \\ & See \ Figure \ 9-1 \end{aligned} $              |     | 50  | 77.5  | mA   |
|     |                                | One Channel <sup>(1)</sup>                                                | TCAN1046AV: STB1 = STB2 = 0 V<br>TCAN1048AV: nSTB1 = nSTB2 = $V_{IO}$<br>TXDx = 0 V, TXDy = $V_{IO}$<br>$R_{L1}$ = $R_{L2}$ = 50 $\Omega$ , $C_L$ = open;<br>See Figure 9-1                                                         |     | 55  | 87.5  | mA   |
|     |                                | Dominant<br>Two channels <sup>(1)</sup>                                   | TCAN1046AV: STB1 = STB2 = 0 V<br>TCAN1048AV: nSTB1 = nSTB2 = $V_{IO}$<br>TXDx = TXDy = 0 V<br>$R_{L1}$ = $R_{L2}$ = 60 $\Omega$ , $C_L$ = open;<br>See Figure 9-1                                                                   |     | 95  | 140   | mA   |
|     |                                | Dominant<br>Two channels <sup>(1)</sup>                                   | TCAN1046AV: STB1 = STB2 = 0 V<br>TCAN1048AV: nSTB1 = nSTB2 = $V_{IO}$<br>TXDx = TXDy = 0 V<br>$R_{L1}$ = $R_{L2}$ = 50 $\Omega$ , $C_L$ = open;<br>See Figure 9-1                                                                   |     | 100 | 160   | mA   |
| Icc | Supply current<br>Normal mode  | Recessive<br>Two channels                                                 | TCAN1046AV: STB1 = STB2 = 0 V<br>TCAN1048AV: nSTB1 = nSTB2 = $V_{IO}$<br>TXDx = TXDy = $V_{IO}$<br>R <sub>L1</sub> = R <sub>L2</sub> = 50 $\Omega$ , C <sub>L</sub> = open;<br>See Figure 9-1                                       |     | 10  | 15    | mA   |
|     |                                | CANx dominant<br>with bus fault<br>CANy<br>recessive <sup>(1)</sup> (2)   | TCAN1046AV: STB1 = STB2 = 0 V TCAN1048AV: nSTB1 = nSTB2 = $V_{IO}$ TXDx = TXDy = $V_{IO}$ CANHx = CANLx = $\pm 25$ V $R_{Lx}$ = open, $R_{Ly}$ = 50 $\Omega$ , $C_L$ = open; See Figure 9-1                                         |     | 90  | 137.5 | mA   |
|     |                                | CANx dominant<br>with bus fault<br>CANy<br>dominant <sup>(1)</sup> (2)    | TCAN1046AV: STB1 = STB2 = 0 V<br>TCAN1048AV: nSTB1 = nSTB2 = $V_{IO}$<br>TXDx = TXDy = 0 V<br>CANHx = CANLx = $\pm 25$ V<br>$R_{Lx}$ = open, $R_{Ly}$ = 50 $\Omega$ , $C_L$ = open;<br>See Figure 9-1                               |     | 135 | 210   | mA   |
|     |                                | CANx and CANy<br>dominant with<br>bus fault <sup>(1)</sup> <sup>(2)</sup> | TCAN1046AV: STB1 = STB2 = 0 V<br>TCAN1048AV: nSTB1 = nSTB2 = $V_{IO}$<br>TXDx = TXDy = 0 V<br>CANH1 = CANL1 = $\pm$ 25 V<br>CANH2 = CANL2 = $\pm$ 25 V<br>$R_{Lx} = R_{Ly} = \text{open}$ , $C_L = \text{open}$ ;<br>See Figure 9-1 |     | 170 | 260   | mA   |
|     | Supply current<br>Standby mode |                                                                           | TCAN1046AV: STB1 = STB2 = $V_{IO}$<br>TCAN1048AV: nSTB1 = nSTB2 = 0 V<br>TXDx = TXDy = $V_{IO}$<br>$R_{Lx}$ = $R_{Ly}$ = 60 $\Omega$ , $C_L$ = open<br>See Figure 9-1                                                               |     | 0.4 | 3     | μА   |



# 8.6 Supply Characteristics (continued)

Over recommended operating conditions with  $T_J = -40$ °C to 150°C (unless otherwise noted)

|                        | PARAMETER                                         |                                                  | TEST CONDITIONS                                                                                                                                                      | MIN | TYP  | MAX  | UNIT |
|------------------------|---------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| l <sub>iO</sub>        |                                                   | Dominant<br>One channel <sup>(1)</sup>           |                                                                                                                                                                      |     | 150  | 350  | μА   |
|                        | I/O supply current<br>Normal mode                 | Dominant<br>Two channels <sup>(1)</sup>          | TCAN1046AV: STB1 = STB2 = 0 V<br>TCAN1048AV: nSTB1 = nSTB2 = $V_{IO}$<br>TXDx = TXDy = 0 V<br>$R_{Lx} = R_{Ly} = 60 \Omega$ , $C_L = open$<br>RXD1 and RXD2 floating |     | 255  | 600  | μА   |
|                        |                                                   | Recessive<br>Two channels <sup>(1)</sup>         |                                                                                                                                                                      |     | 50   | 100  | μА   |
|                        | I/O supply current<br>Standby mode                |                                                  |                                                                                                                                                                      |     | 17   | 30   | μΑ   |
| 1107                   | Rising undervoltage det                           | ection on V <sub>CC</sub>                        |                                                                                                                                                                      |     | 4.2  | 4.4  | V    |
| UV <sub>CC</sub>       | Falling undervoltage detection on V <sub>CC</sub> |                                                  |                                                                                                                                                                      | 3.5 | 4    | 4.25 | V    |
| V <sub>HYS(UVCC)</sub> | Hysteresis voltage on UV <sub>CC</sub>            |                                                  |                                                                                                                                                                      |     | 200  |      | mV   |
| LIV                    | Rising undervoltage det                           | Rising undervoltage detection on V <sub>IO</sub> |                                                                                                                                                                      |     | 1.56 | 1.65 | V    |
| UV <sub>VIO</sub>      | Falling undervoltage de                           | tection on V <sub>IO</sub>                       |                                                                                                                                                                      | 1.4 | 1.51 | 1.59 | V    |
| V <sub>HYS(UVIO)</sub> | Hysteresis voltage on U                           | IV <sub>IO</sub>                                 |                                                                                                                                                                      |     | 40   |      | mV   |

- (1) TXD1 and TXD2 are interchangeable for TXDx and TXDy
- (2) CAN1 and CAN2 are interchangeable for CANx and CANy

# 8.7 Dissipation Ratings

|                                                                  | PARAMETER                                                                                                                                    | TEST CONDITIONS                                                                                                                                                                                                                                        | MIN | TYP | MAX | UNIT |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                                                                  |                                                                                                                                              | $V_{CC}$ = 5 V, $V_{IO}$ = 1.8 V, $T_{J}$ = 27°C, $R_{L}$ = 60 $\Omega$ , TXD input = 250 kHz 50% duty cycle square wave, $C_{L_{-}RXD}$ = 15 pF                                                                                                       |     | 95  |     | mW   |
|                                                                  |                                                                                                                                              | $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V, $T_{J}$ = 27°C, $R_{L}$ = 60 $\Omega$ , TXD input = 250 kHz 50% duty cycle square wave, $C_{L\_RXD}$ = 15 pF                                                                                                         |     | 95  |     | mW   |
| P <sub>D</sub> One channel average power dissipation Normal mode | $V_{CC}$ = 5 V, $V_{IO}$ = 5 V, $T_{J}$ = 27°C, $R_{L}$ = 60 $\Omega$ , TXD input = 250 kHz 50% duty cycle square wave, $C_{L\_RXD}$ = 15 pF |                                                                                                                                                                                                                                                        | 95  |     | mW  |      |
|                                                                  | Normal mode                                                                                                                                  | $\begin{split} &V_{CC} = 5.5 \text{ V, } V_{IO} = 1.8 \text{ V, } T_{J} = 150^{\circ}\text{C, } R_{L} = 60\Omega, \\ &\text{TXD input} = 2.5 \text{ MHz } 50\% \text{ duty cycle square} \\ &\text{wave, } C_{L\_RXD} = 15 \text{ pF} \end{split}$     |     | 120 |     | mW   |
|                                                                  |                                                                                                                                              | $\begin{aligned} &V_{CC} = 5.5 \text{ V, } V_{IO} = 3.3 \text{ V, } T_{J} = 150^{\circ}\text{C, } R_{L} = 60\Omega, \\ &\text{TXD input} = 2.5 \text{ MHz } 50\% \text{ duty cycle square} \\ &\text{wave, } C_{L\_RXD} = 15 \text{ pF} \end{aligned}$ |     | 120 |     | mW   |
|                                                                  |                                                                                                                                              | $V_{CC}$ = 5.5 V, $V_{IO}$ = 5 V, $T_{J}$ = 150°C, $R_{L}$ = 60 $\Omega$ , TXD input = 2.5 MHz 50% duty cycle square wave, $C_{L\_RXD}$ = 15 pF                                                                                                        |     | 120 |     | mW   |
| T <sub>TSD</sub>                                                 | Thermal shutdown temperature                                                                                                                 |                                                                                                                                                                                                                                                        | 175 | 195 | 210 | °C   |
| T <sub>TSD(HYS)</sub>                                            | Thermal shutdown hysteresis                                                                                                                  |                                                                                                                                                                                                                                                        |     | 12  |     |      |



# 8.8 Electrical Characteristics

Over recommended operating conditions with  $T_J$  = -40°C to 150°C (unless otherwise noted), CAN electrical parameters apply to both channels

|                         | PARAMETER                                                                           |               | TEST CONDITIONS                                                                                                                                                                                                                                                                          | MIN        | TYP MAX               | UNIT |
|-------------------------|-------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|------|
| Driver Electr           | rical Characteristics                                                               |               |                                                                                                                                                                                                                                                                                          |            |                       |      |
|                         |                                                                                     | CANH          | STB = 0 V / nSTB = V <sub>IO</sub>                                                                                                                                                                                                                                                       | 2.75       | 4.5                   | V    |
| $V_{O(DOM)}$            | Dominant output voltage<br>Normal mode                                              | CANL          | TXD = 0 V<br>$50 \Omega \le R_L \le 65 \Omega$ , $C_L$ = open;<br>See Figure 9-2 and Figure 10-3                                                                                                                                                                                         | 0.5        | 2.25                  | V    |
| V <sub>O(REC)</sub>     | Recessive output voltage<br>Normal mode                                             | CANH and CANL | $\begin{split} \text{STB} &= 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ \text{TXD} &= \text{V}_{\text{IO}} \\ \text{R}_{\text{L}} &= \text{open (no load);} \\ \text{See Figure 9-2 and Figure 10-3} \end{split}$                                                                      | 2          | 0.5 V <sub>CC</sub> 3 | V    |
| $V_{SYM}$               | Driver symmetry<br>(V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> )/V <sub>CC</sub>   |               | $\begin{split} \text{STB} &= 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ \text{TXD} &= 250 \text{ kHz, 1 MHz, 2.5 MHz} \\ \text{R}_{\text{L}} &= 60 \Omega, \text{C}_{\text{SPLIT}} = 4.7 \text{ nF, C}_{\text{L}} = \text{open;} \\ \text{See Figure 9-2 and Figure 10-3} \end{split}$ | 0.9        | 1.1                   | V/V  |
| V <sub>SYM_DC</sub>     | DC output symmetry (V <sub>CC</sub> - V <sub>O(CANH)</sub> - V <sub>O(CANL)</sub> ) |               | $\begin{split} \text{STB} &= 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ \text{R}_{\text{L}} &= 60  \Omega, \text{ C}_{\text{L}} = \text{open}; \\ \text{See Figure 9-2 and Figure 10-3} \end{split}$                                                                                   | -400       | 400                   | mV   |
|                         |                                                                                     |               | $\begin{split} \text{STB} &= 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ \text{TXD} &= 0 \text{ V} \\ 50  \Omega \leq \text{R}_{\text{L}} \leq 65  \Omega, \text{ C}_{\text{L}} = \text{open}; \\ \text{See Figure 9-2 and Figure 10-3} \end{split}$                                    | 1.5        | 3                     | V    |
| $V_{OD(DOM)}$           | Differential output voltage<br>Normal mode<br>Dominant                              | CANH - CANL   | $\begin{split} \text{STB} &= 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ \text{TXD} &= 0 \text{ V} \\ \text{45 } \Omega \leq \text{R}_{\text{L}} \leq 70  \Omega, \text{ C}_{\text{L}} = \text{open}; \\ \text{See Figure 9-2 and Figure 10-3} \end{split}$                             | 1.4        | 3.3                   | V    |
|                         |                                                                                     |               | $\begin{split} \text{STB} &= 0 \text{ V/nSTB} = \text{V}_{\text{IO}} \\ \text{TXD} &= 0 \text{ V} \\ \text{R}_{\text{L}} &= 2240 \Omega, C_{\text{L}} = \text{open}; \\ \text{See Figure 9-2 and Figure 10-3} \end{split}$                                                               | 1.5        | 5                     | V    |
| V                       | Differential output voltage<br>Normal mode                                          | CANH - CANL   | $\begin{split} \text{STB} &= 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ \text{TXD} &= \text{V}_{\text{IO}} \\ \text{R}_{\text{L}} &= 60 \ \Omega, \ \text{C}_{\text{L}} = \text{open}; \\ \text{See Figure 9-2 and Figure 10-3} \end{split}$                                           | -120       | 12                    | mV   |
| V <sub>OD(REC)</sub>    | Recessive                                                                           | CANH - CANE   | $\begin{split} \text{STB} &= 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ \text{TXD} &= \text{V}_{\text{IO}} \\ \text{R}_{\text{L}} &= \text{open, C}_{\text{L}} = \text{open;} \\ \text{See Figure 9-2 and Figure 10-3} \end{split}$                                                    | -50        | 50                    | mV   |
|                         |                                                                                     | CANH          | STB = V <sub>IO</sub> / nSTB = 0 V                                                                                                                                                                                                                                                       | -0.1       | 0.1                   | V    |
| V <sub>O(STB)</sub>     | Bus output voltage<br>Standby mode                                                  | CANL          | $R_L = \text{open};$                                                                                                                                                                                                                                                                     | -0.1       | 0.1                   | V    |
|                         | Standby mode                                                                        | CANH - CANL   | See Figure 9-2 and Figure 10-3                                                                                                                                                                                                                                                           | -0.2       | 0.2                   | V    |
| I <sub>OS(SS_DOM)</sub> | Short-circuit steady-state output current,                                          |               | STB = 0 V / nSTB = V <sub>IO</sub> TXD = 0 V  V <sub>(CANH)</sub> = -15 V to 40 V, CANL = open; See Figure 9-8 and Figure 10-3                                                                                                                                                           | -115       |                       | mA   |
|                         | Normal mode                                                                         |               | $\begin{aligned} &\text{STB} = 0 \text{ V/nSTB} = \text{V}_{\text{IO}} \\ &\text{TXD} = 0 \text{ V} \\ &\text{V}_{\text{(CAN\_L)}} = \text{-15 V to 40 V, CANH} = \text{open;} \\ &\text{See Figure 9-8 and Figure 10-3} \end{aligned}$                                                  |            | 115                   | mA   |
| los(ss_rec)             | Short-circuit steady-state output current, recessive Normal mode                    |               | $STB = 0 \text{ V / nSTB} = \text{V}_{IO} \\ TXD = \text{V}_{IO} \\ -27 \text{ V} \leq \text{V}_{BUS} \leq 32 \text{ V, where V}_{BUS} = \text{CANH} \\ = \text{CANL;} \\ \text{See Figure 9-8 and Figure 10-3}$                                                                         | <b>-</b> 5 | 5                     | mA   |
| Receiver Ele            | ectrical Characteristics                                                            |               |                                                                                                                                                                                                                                                                                          |            |                       | 1    |
| V <sub>IT</sub>         | Input threshold voltage<br>Normal mode                                              |               | STB = 0 V / nSTB = $V_{IO}$<br>-12 V $\leq$ $V_{CM} \leq$ 12 V;<br>See Figure 9-3 and Table 10-5                                                                                                                                                                                         | 500        | 900                   | mV   |
| V <sub>IT(STB)</sub>    | Input threshold<br>Standby mode                                                     |               | STB = $V_{IO}$ / nSTB = 0 V<br>-12 V $\leq$ $V_{CM} \leq$ 12 V;<br>See Figure 9-3 and Table 10-5                                                                                                                                                                                         | 400        | 1150                  | mV   |



# 8.8 Electrical Characteristics (continued)

Over recommended operating conditions with  $T_J$  = -40°C to 150°C (unless otherwise noted), CAN electrical parameters apply to both channels

|                        | PARAMETER                                                                                | TEST CONDITIONS                                                                                                                                                                                           | MIN                 | TYP  | MAX                 | UNIT |
|------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------|------|
| $V_{DOM}$              | Dominant state differential input voltage range Normal mode                              | $STB = 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ -12 \text{ V} \le \text{V}_{\text{CM}} \le 12 \text{ V}; \\ \text{See Figure 9-3} \text{ and Table 10-5} \\$                                          | 0.9                 |      | 9                   | V    |
| V <sub>REC</sub>       | Recessive state differential input voltage range Normal mode                             | $STB = 0 \text{ V / nSTB} = \text{V}_{\text{IO}}$ -12 \text{ V \sum_{CM} \leq 12 V;} See Figure 9-3 and Table 10-5                                                                                        | -4                  |      | 0.5                 | V    |
| V <sub>DOM(STB)</sub>  | Dominant state differential input voltage range Standby mode                             | $\begin{split} \text{STB} &= \text{V}_{\text{IO}} / \text{nSTB} = 0 \text{ V} \\ -12 \text{ V} &\leq \text{V}_{\text{CM}} \leq 12 \text{ V}; \\ \text{See Figure 9-3} \text{ and Table 10-5} \end{split}$ | 1.15                |      | 9                   | V    |
| V <sub>REC(STB)</sub>  | Recessive state differential input voltage range Standby mode                            | $\begin{split} \text{STB} &= \text{V}_{\text{IO}} / \text{nSTB} = 0 \text{ V} \\ -12 \text{ V} &\leq \text{V}_{\text{CM}} \leq 12 \text{ V}; \\ \text{See Figure 9-3} \text{ and Table 10-5} \end{split}$ | -4                  |      | 0.4                 | V    |
| V <sub>HYS</sub>       | Hysteresis voltage for input threshold<br>Normal mode                                    | $STB = 0 \text{ V / nSTB} = \text{V}_{\text{IO}} \\ -12 \text{ V} \le \text{V}_{\text{CM}} \le 12 \text{ V}; \\ \text{See Figure 9-3} \text{ and Table 10-5} \\$                                          |                     | 115  |                     | mV   |
| V <sub>CM</sub>        | Common mode range<br>Normal and standby modes                                            | See Figure 9-3 and Table 10-5                                                                                                                                                                             | -12                 |      | 12                  | V    |
| I <sub>LKG(IOFF)</sub> | Unpowered bus input leakage current (measured individually for each channel)             | CANH = CANL = 5 V, V <sub>CC</sub> = V <sub>IO</sub> = GND                                                                                                                                                |                     |      | 5                   | μA   |
| Cı                     | Input capacitance to ground (CANH or CANL)                                               | - TXD = V <sub>IO</sub>                                                                                                                                                                                   |                     |      | 20                  | pF   |
| C <sub>ID</sub>        | Differential input capacitance                                                           | 1VD - AIO                                                                                                                                                                                                 |                     |      | 10                  | pF   |
| R <sub>ID</sub>        | Differential input resistance                                                            | STB = 0 V / nSTB = V <sub>IO</sub>                                                                                                                                                                        | 40                  |      | 90                  | kΩ   |
| R <sub>IN</sub>        | Single ended input resistance (CANH or CANL)                                             | $TXD = V_{IO}$ $-12 \text{ V} \le V_{CM} \le 12 \text{ V}$                                                                                                                                                | 20                  |      | 45                  | kΩ   |
| R <sub>IN(M)</sub>     | Input resistance matching [1 – (R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> )] × 100 % | V <sub>(CAN_H)</sub> = V <sub>(CAN_L)</sub> = 5 V                                                                                                                                                         | -1                  |      | 1                   | %    |
| TXD Termin             | al (CAN Transmit Data Input)                                                             |                                                                                                                                                                                                           |                     |      |                     |      |
| $V_{IH}$               | High-level input voltage                                                                 |                                                                                                                                                                                                           | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>        | Low-level input voltage                                                                  |                                                                                                                                                                                                           |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>        | High-level input leakage current                                                         | $TXD = V_{CC} = V_{IO} = 5.5 V$                                                                                                                                                                           | -2.5                | 0    | 1                   | μA   |
| I <sub>IL</sub>        | Low-level input leakage current                                                          | $TXD = 0 V$ $V_{CC} = V_{IO} = 5.5 V$                                                                                                                                                                     | -200                | -100 | -20                 | μA   |
| I <sub>LKG(OFF)</sub>  | Unpowered leakage current                                                                | $TXD = 5.5 V$ $V_{CC} = V_{IO} = 0 V$                                                                                                                                                                     | -1                  | 0    | 1                   | μA   |
| C <sub>I</sub>         | Input capacitance                                                                        | $V_{IN} = 0.4 \times \sin(2 \times \pi \times 2 \times 10^6 \times t) + 2.5 \text{ V}$                                                                                                                    |                     | 5    |                     | pF   |
| RXD Termir             | nal (CAN Receive Data Output)                                                            |                                                                                                                                                                                                           |                     |      |                     |      |
| V <sub>OH</sub>        | High-level output voltage                                                                | I <sub>O</sub> = -1.5 mA<br>See Figure 9-3                                                                                                                                                                | 0.8 V <sub>IO</sub> |      |                     | V    |
| V <sub>OL</sub>        | Low-level output voltage                                                                 | I <sub>O</sub> = 1.5mA<br>See Figure 9-3                                                                                                                                                                  |                     |      | 0.2 V <sub>IO</sub> | V    |
| I <sub>LKG(OFF)</sub>  | Unpowered leakage current                                                                | $RXD = 5.5 V$ $V_{CC} = V_{IO} = 0 V$                                                                                                                                                                     | -1                  | 0    | 1                   | μA   |
| STB / nSTB             | Terminal (Standby Mode Input)                                                            |                                                                                                                                                                                                           |                     |      |                     |      |
| V <sub>IH</sub>        | High-level input voltage                                                                 |                                                                                                                                                                                                           | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>        | Low-level input voltage                                                                  |                                                                                                                                                                                                           |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>        | TCAN1046AV high-level input leakage current STB                                          | STB = V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V                                                                                                                                                           | -2                  |      | 2                   | μA   |
| I <sub>IL</sub>        | TCAN1046AV low-level input leakage current STB                                           | STB = 0 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V,                                                                                                                                                   | -20                 |      | -2                  | μA   |
| I <sub>IH</sub>        | TCAN1048AV high-level input leakage current nSTB                                         | nSTB = V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V                                                                                                                                                          | 2                   |      | 25                  | μA   |
| I <sub>IL</sub>        | TCAN1048AV low-level input leakage current nSTB                                          | nSTB = 0 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V,                                                                                                                                                  | -2                  |      | 2                   | μA   |
|                        | 1                                                                                        |                                                                                                                                                                                                           |                     |      |                     |      |

## 8.8 Electrical Characteristics (continued)

Over recommended operating conditions with  $T_J$  = -40°C to 150°C (unless otherwise noted), CAN electrical parameters apply to both channels

| PARAMETER |                                      | TEST CONDITIONS                                       | MIN | TYP | MAX | UNIT |
|-----------|--------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| 1         | TCAN1046AV unpowered leakage current | STB = 5.5V<br>V <sub>CC</sub> = V <sub>IO</sub> = 0 V | -1  |     | 1   | μА   |
| ILKG(OFF) | TCAN1048AV unpowered leakage current | nSTB = 0 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 0 V | -1  |     | 1   | μA   |

# 8.9 Switching Characteristics

Over recommended operating conditions with  $T_J$  = -40°C to 150°C (unless otherwise noted); Parameters apply to both CAN channels

| channels                 |                                                                                     |                                                                                                                                                                                                                                      |     |     |     |      |
|--------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                          | PARAMETER                                                                           | TEST CONDITIONS                                                                                                                                                                                                                      | MIN | TYP | MAX | UNIT |
| Device Switchin          | ng Characteristics                                                                  |                                                                                                                                                                                                                                      |     |     |     |      |
| t <sub>PROP(LOOP1)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), recessive to dominant | STB = 0 V / nSTB = $V_{IO}$<br>$V_{IO}$ = 2.8 V to 5.5 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF;<br>See Figure 9-4                                                                                            |     | 125 | 210 | ns   |
| t <sub>PROP(LOOP1)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), recessive to dominant | $STB = 0 \text{ V / nSTB} = \text{V}_{IO} \\ \text{V}_{IO} = 1.7 \text{ V} \\ \text{R}_L = 60 \ \Omega, \ \text{C}_L = 100 \ \text{pF}, \ \text{C}_{L(RXD)} = 15 \ \text{pF}; \\ \text{See Figure 9-4} \\ \label{eq:reconstruction}$ |     | 165 | 255 | ns   |
| t <sub>PROP(LOOP2)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), dominant to recessive | STB = 0 V / nSTB = $V_{IO}$<br>$V_{IO}$ = 2.8 V to 5.5 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF;<br>See Figure 9-4                                                                                            |     | 150 | 210 | ns   |
| t <sub>PROP(LOOP2)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), dominant to recessive | STB = 0 V / nSTB = $V_{IO}$<br>$V_{IO}$ = 1.7 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF;<br>See Figure 9-4                                                                                                     |     | 180 | 255 | ns   |
| t <sub>MODE</sub>        | Mode change time, from normal to standby or from standby to normal                  | See Figure 9-5 and Figure 9-6                                                                                                                                                                                                        |     |     | 20  | μs   |
| t <sub>WK_FILTER</sub>   | Filter time for a valid wake-up pattern                                             | See Figure 40 F                                                                                                                                                                                                                      | 0.5 |     | 1.8 | μs   |
| t <sub>WK_TIMEOUT</sub>  | Bus wake-up timeout                                                                 | See Figure 10-5                                                                                                                                                                                                                      | 0.8 |     | 6   | ms   |
| Driver Switching         | g Characteristics                                                                   |                                                                                                                                                                                                                                      |     |     |     |      |
| t <sub>pHR</sub>         | Propagation delay time, high TXD to driver recessive (dominant to recessive)        |                                                                                                                                                                                                                                      |     | 80  |     | ns   |
| t <sub>pLD</sub>         | Propagation delay time, low TXD to driver dominant (recessive to dominant)          | STB = 0 V / nSTB = $V_{IO}$<br>$R_I = 60 \Omega$ , $C_I = 100 pF$ ;                                                                                                                                                                  |     | 70  |     | ns   |
| t <sub>sk(p)</sub>       | Pulse skew ( tpHR - tpLD )                                                          | See Figure 9-2                                                                                                                                                                                                                       |     | 14  |     | ns   |
| t <sub>R</sub>           | Differential output signal rise time                                                |                                                                                                                                                                                                                                      |     | 28  |     | ns   |
| t <sub>F</sub>           | Differential output signal fall time                                                |                                                                                                                                                                                                                                      |     | 50  |     | ns   |
| t <sub>TXD_DTO</sub>     | Dominant timeout                                                                    | $STB = 0 \text{ V / nSTB} = \text{V}_{IO}$ $R_L = 60 \Omega,  C_L = 100 \text{ pF};$ See Figure 9-7                                                                                                                                  | 1.2 |     | 4.0 | ms   |
| Receiver Switch          | ning Characteristics                                                                |                                                                                                                                                                                                                                      |     |     | '   |      |
| t <sub>pRH</sub>         | Propagation delay time, bus recessive input to high output (dominant to recessive)  |                                                                                                                                                                                                                                      |     | 81  |     | ns   |
| t <sub>pDL</sub>         | Propagation delay time, bus dominant input to low output (recessive to dominant)    | STB = 0 V / nSTB = V <sub>IO</sub><br>C <sub>L(RXD)</sub> = 15 pF                                                                                                                                                                    |     | 66  |     | ns   |
| t <sub>R</sub>           | RXD output signal rise time                                                         | See Figure 9-3                                                                                                                                                                                                                       |     | 10  |     | ns   |
| t <sub>F</sub>           | RXD output signal fall time                                                         | ] [                                                                                                                                                                                                                                  |     | 10  |     | ns   |
|                          |                                                                                     | 1                                                                                                                                                                                                                                    |     |     |     |      |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# 8.9 Switching Characteristics (continued)

Over recommended operating conditions with  $T_J$  = -40°C to 150°C (unless otherwise noted); Parameters apply to both CAN channels

|                       | PARAMETER                                                                     | TEST CONDITIONS                                                                                        | MIN | TYP MAX | UNIT |
|-----------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|---------|------|
| FD Timing Ch          | aracteristics                                                                 |                                                                                                        |     |         |      |
|                       | Bit time on CAN bus output pins t <sub>BIT(TXD)</sub> = 500 ns                |                                                                                                        | 450 | 525     | ns   |
| t <sub>BIT(BUS)</sub> | Bit time on CAN bus output pins $t_{BIT(TXD)} = 200 \text{ ns}$               |                                                                                                        | 160 | 205     | ns   |
|                       | Bit time on CAN bus output pins t <sub>BIT(TXD)</sub> = 125 ns <sup>(1)</sup> |                                                                                                        | 85  | 130     | ns   |
|                       | Bit time on RXD output pins<br>t <sub>BIT(TXD)</sub> = 500 ns                 | STB = 0 V / nSTB = V <sub>IO</sub>                                                                     | 410 | 540     | ns   |
| t <sub>BIT(RXD)</sub> | Bit time on RXD output pins $t_{BIT(TXD)} = 200 \text{ ns}$                   | $R_L = 60 \Omega, C_L = 100 pF, C_{L(RXD)} = 15 pF$<br>$\Delta t_{REC} = t_{BIT(RXD)} - t_{BIT(BUS)};$ | 130 | 210     | ns   |
|                       | Bit time on RXD output pins $t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$             | See Figure 9-4                                                                                         | 75  | 135     | ns   |
|                       | Receiver timing symmetry t <sub>BIT(TXD)</sub> = 500 ns                       |                                                                                                        | -50 | 20      | ns   |
| t <sub>REC</sub>      | Receiver timing symmetry $t_{BIT(TXD)} = 200 \text{ ns}$                      |                                                                                                        | -40 | 10      | ns   |
|                       | Receiver timing symmetry t <sub>BIT(TXD)</sub> = 125 ns <sup>(1)</sup>        |                                                                                                        | -40 | 10      | ns   |

<sup>(1)</sup> Measured during characterization and not an ISO 11898-2:2016 parameter.



# 8.10 Typical Characteristics





# **9 Parameter Measurement Information**



Figure 9-1. I<sub>CC</sub> Test Circuit



Figure 9-2. Driver Test Circuit and Measurement



Figure 9-3. Receiver Test Circuit and Measurement





Figure 9-4. Transmitter and Receiver Timing Test Circuit and Measurement



Figure 9-5. TCAN1046AV  $t_{\mbox{\scriptsize MODE}}$  Test Circuit and Measurement





Figure 9-6. TCAN1048AV  $t_{\text{MODE}}$  Test Circuit and Measurement



Figure 9-7. TXD Dominant Timeout Test Circuit and Measurement



Figure 9-8. Driver Short-Circuit Current Test and Measurement



# 10 Detailed Description

#### 10.1 Overview

The TCAN104xAV-Q1 devices meet or exceed the specifications of the ISO 11898-2:2016 high speed CAN (Controller Area Network) physical layer standard. The devices have been certified to the requirements of ISO 11898-2:2016 physical layer requirements according to the GIFT/ICT high speed CAN test specification. The transceivers provide a number of different protection features making them ideal for the stringent automotive system requirements while also supporting CAN FD data rates up to 8 Mbps.

The TCAN104xAV-Q1 support the following CAN standards:

- · CAN transceiver physical layer standards:
  - ISO 11898-2:2016 High speed medium access unit
  - ISO 11898-5:2007 High speed medium access unit with low-power mode
  - SAE J2284-1: High Speed CAN (HSC) for Vehicle Applications at 125 kbps
  - SAE J2284-2: High Speed CAN (HSC) for Vehicle Applications at 250 kbps
  - SAE J2284-3: High Speed CAN (HSC) for Vehicle Applications at 500 kbps
  - SAE J2284-4: High-Speed CAN (HSC) for Vehicle Applications at 500 kbps with CAN FD Data at 2 Mbps
  - SAE J2284-5: High-Speed CAN (HSC) for Vehicle Applications at 500 kbps with CAN FD Data at 5 Mbps
- · EMC requirements:
  - IEC 62228-3 EMC evaluation of transceivers CAN transceivers
  - VeLIO (Vehicle LAN Interoperability and Optimization) CAN and CAN-FD Transceiver Requirements
  - SAE J2962-2 Communication Transceivers Qualification Requirements CAN
- Conformance test requirements:
  - ISO 16845-2 Road vehicles Controller area network (CAN) conformance test plan Part 2: High-speed medium access unit conformance test plan



## 10.2 Functional Block Diagram



Figure 10-1. TCAN1046AV-Q1 (left image with pull-up on STB) and TCAN1048AV-Q1 (right image with pull-down on nSTB) Block Diagrams



#### 10.3 Feature Description

#### 10.3.1 Pin Description

#### 10.3.1.1 TXD1 and TXD2

TXD1 and TXD2 are the logic-level signals, referenced to V<sub>IO</sub>, from a CAN controller to the device.

#### 10.3.1.2 GND1 and GND2

GND1 and GND2 are ground pins of the transceiver, both must be connected to the PCB ground.

#### 10.3.1.3 V<sub>CC</sub>

V<sub>CC</sub> provides the 5-V power supply to both the CAN channels.

#### 10.3.1.4 RXD1 and RXD2

RXD1 and RXD2 are the logic-level signals, referenced to  $V_{IO}$ , from the TCAN104xAV-Q1 to a CAN controller. These pins are only driven once  $V_{IO}$  is present.

#### 10.3.1.5 V<sub>IO</sub>

The  $V_{IO}$  pin provides the digital I/O voltage to match the CAN controller voltage thus avoiding the requirement for a level shifter. The  $V_{IO}$  pin supports voltages from 1.7 V to 5.5 V providing the widest range of controller support.

#### 10.3.1.6 CANH and CANL

The CAN high and CAN low are differential bus pins of the two integrated CAN channels. The CANH and CANL pins are connected to the CAN transceiver and the low-voltage WUP CAN receiver.

#### 10.3.1.7 STB1, STB2, nSTB1, and nSTB2 (Standby)

The STB1, STB2, nSTB1, and nSTB2 pins are input pins used for mode control of the transceiver.

The TCAN1046AV-Q1 implements STB1 and STB2 which can be supplied from either the system processor or from a static system voltage source. If normal mode is the only intended mode of operation than the STB pins can be tied directly to GND.

The TCAN1048AV-Q1 implements nSTB1 and nSTB2 which can be supplied from either the system processor or from a static system voltage source. If normal mode is the only intended mode of operation, the nSTB pins can be tied directly to the  $V_{IO}$  voltage source.

#### 10.3.2 CAN Bus States

The CAN bus has two logical states during operation: recessive and dominant. See Figure 10-2 and Figure 10-3.

A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD1, TXD2, RXD1 and RXD2 pins. A recessive bus state occurs when the bus is biased to  $V_{CC}/2$  via the high-resistance internal input resistors ( $R_{IN}$ ) of the receiver and corresponds to a logic high on the TXD1, TXD2, RXD1 and RXD2 pins.

A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes may be transmitting a dominant bit at the same time during arbitration, and in this case the differential voltage of the bus is greater than the differential voltage of a single driver.

The TCAN104xAV-Q1 transceiver implements a low-power standby (STB or nSTB) mode which enables a third bus state where the bus pins are weakly biased to ground via the high resistance internal resistors of the receiver. See Figure 10-2 and Figure 10-3.





Figure 10-2. Bus States



- A. Normal Mode
- B. Standby Mode

Figure 10-3. Simplified Recessive Common Mode Bias Unit and Receiver

#### 10.3.3 TXD Dominant Timeout (DTO)

During normal mode, the only mode where the CAN driver is active, the TXD DTO circuit prevents the local node from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen before the timeout period of the circuit,  $t_{TXD\_DTO}$ , the CAN driver is disabled. This frees the bus for communication between other nodes on the network. The CAN driver is reactivated when a recessive signal is seen on the TXD pin which clears the dominant time out. The receiver remains active and biased to  $V_{CC}/2$ . The RXD output reflects the activity on the CAN bus during the TXD DTO fault.

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. The minimum transmitted data rate may be calculated using Equation 1.

Minimum Data Rate = 11 bits / 
$$t_{TXD}$$
 DTO = 11 bits / 1.2 ms = 9.2 kbps (1)





Figure 10-4. Example Timing Diagram for TXD Dominant Timeout

## 10.3.4 CAN Bus Short Circuit Current Limiting

The TCAN104xAV-Q1 has several protection features that limit the short circuit current when a CAN bus line is shorted. The features include CAN driver current limiting in the dominant and recessive states and TXD dominant state timeout which prevents permanently having the higher short-circuit current of a dominant state in case of a system fault. During CAN communication, the bus switches between the dominant and recessive states, thus the short-circuit current may be viewed as either the current during each bus state or as a DC average current. When selecting termination resistors or a common-mode choke for the CAN design the average power rating, I<sub>OS(AVG)</sub>, should be used. The percentage dominant is limited by the TXD DTO and the CAN protocol which has forced state changes and recessive bits due to bit stuffing, control fields, and interframe space. These provides for a minimum amount of recessive time on the bus even if the data field contains a high percentage of dominant bits.

The average short-circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short-circuit currents. The average short-circuit current may be calculated using Equation 2.

#### Where:

- I<sub>OS(AVG)</sub> is the average short-circuit current
- % Transmit is the percentage the node is transmitting CAN messages
- % Receive is the percentage the node is receiving CAN messages
- % REC Bits is the percentage of recessive bits in the transmitted CAN messages
- % DOM Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS)</sub> REC is the recessive steady state short-circuit current
- I<sub>OS(SS)</sub> DOM is the dominant steady state short- circuit current

The short-circuit current and the possible fault cases of the network should be considered when sizing the power supply used to generate the transceivers V<sub>CC</sub> supply.

#### 10.3.5 Thermal Shutdown (TSD)

If the junction temperature of the TCAN104xAV-Q1 exceeds the thermal shutdown threshold,  $T_{TSD}$ , the device turns off the CAN driver circuitry and blocks the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature of the device drops below  $T_{TSD}$ . The CAN bus pins are biased to  $V_{CC}/2$ 

during a TSD fault and the receiver to RXD path remains operational. The TCAN104xAV-Q1 TSD circuit includes hysteresis which prevents the CAN driver output from oscillating during a TSD fault.

#### 10.3.6 Undervoltage Lockout

The supply pins,  $V_{CC}$  and  $V_{IO}$ , have undervoltage detection that places the device into a protected state. This protects the bus during an undervoltage event on either supply pin.

Table 10-1. Undervoltage Lockout - TCAN104xAV-Q1

|                     |                                                         | Table 10 11 Citaer restage                                |                                               |                                                      |
|---------------------|---------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------|------------------------------------------------------|
| V <sub>CC</sub>     | V <sub>IO</sub>                                         | DEVICE STATE                                              | BUS                                           | RXD PIN                                              |
| > UV <sub>VCC</sub> | > UV <sub>VIO</sub>                                     | Normal                                                    | Per TXD                                       | Mirrors bus                                          |
|                     |                                                         | STB = V <sub>IO</sub> : Standby mode;<br>TCAN1046AV-Q1    | High impedance<br>Weak pull-down to<br>ground | V <sub>IO</sub> : Remote wake request <sup>(1)</sup> |
| < UV <sub>VCC</sub> | > UV <sub>VIO</sub>                                     | STB = GND: Protected mode;<br>TCAN1046AV-Q1               | High impedance                                | Recessive                                            |
| \ OVVCC             | nSTB = V <sub>IO</sub> : Pr<br>TCAN104<br>nSTB = GND: S | nSTB = V <sub>IO</sub> : Protected mode;<br>TCAN1048AV-Q1 | High impedance                                | Recessive                                            |
|                     |                                                         | nSTB = GND: Standby mode;<br>TCAN1048AV-Q1                | High impedance<br>Weak pull-down to<br>ground | V <sub>IO</sub> : Remote wake request <sup>(1)</sup> |
| > UV <sub>VCC</sub> | < UV <sub>VIO</sub>                                     | Protected                                                 | High impedance                                | High impedance                                       |
| < UV <sub>VCC</sub> | < UV <sub>VIO</sub>                                     | Protected                                                 | High impedance                                | High impedance                                       |

#### (1) See Section 10.4.3.1

Once the undervoltage condition is cleared and  $t_{MODE}$  has expired, the TCAN104xAV-Q1 transitions to normal mode and the host controller can send and receive CAN traffic.

#### 10.3.7 Unpowered Device

The TCAN104xAV-Q1 is designed to be an ideal passive or no load to the CAN bus if the device is unpowered. The bus pins were designed to have low leakage currents when the device is unpowered, and do not load the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains operational.

The logic pins also have low leakage currents when the device is unpowered, and do not load other circuits which may remain powered.

## 10.3.8 Floating pins

The TCAN104xAV-Q1 has internal pull-ups or pull-downs on critical pins which place the device into known states if the pin floats. This internal bias should not be relied upon by design though, especially in noisy environments, but instead should be considered a failsafe protection feature.

When a CAN controller supporting open-drain outputs is used an adequate external pull-up resistor must be chosen. This specifies that the TXD output of the CAN controller maintains acceptable bit time to the input of the CAN transceiver. See Table 10-2 for details on pin bias conditions.

Table 10-2. Pin Bias

| Pin             | Pull-up or Pull-down | Comment                                                                                                            |
|-----------------|----------------------|--------------------------------------------------------------------------------------------------------------------|
| TXD1 and TXD2   | Pull-up              | Weakly biases TXD1 and TXD2 towards recessive to prevent bus blockage or TXD DTO triggering                        |
| STB1 and STB2   | Pull-up              | Weakly biases STB1 and STB2 towards low-power standby mode to prevent excessive system power; TCAN1046AV-Q1 only   |
| nSTB1 and nSTB2 | Pull-down            | Weakly biases nSTB1 and nSTB2 towards low-power standby mode to prevent excessive system power; TCAN1048AV-Q1 only |

#### **10.4 Device Functional Modes**

#### 10.4.1 Operating Modes

The TCAN104xAV-Q1 has two main operating modes; normal mode and standby mode. Operating mode selection is made by applying a high or low level to the STB or nSTB pins on the TCAN1046A or TCAN1048A device respectively.

**Table 10-3. Operating Modes** 

| STB  | nSTB | Device Mode  | Driver   | Receiver                                   | RXD Pin                                                                            |
|------|------|--------------|----------|--------------------------------------------|------------------------------------------------------------------------------------|
| High | Low  | Standby mode | Disabled | Low-power receiver with bus monitor enable | High (recessive) until valid<br>WUP is received<br>See section Section<br>10.4.3.1 |
| Low  | High | Normal Mode  | Enabled  | Enabled                                    | Mirrors bus state                                                                  |

#### 10.4.2 Normal Mode

This is the normal operating mode of the TCAN104xAV-Q1. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on the TXD1 and TXD2 inputs to a differential output on the CANH1, CANL1 and CANH2, CANL2 bus pins. The receiver is translating the differential signal from CANH1, CANL1 and CANH2, CANL2 to a digital output on the RXD1 and RXD2 outputs.

#### 10.4.3 Standby Mode

This is the low-power mode of the TCAN104xAV-Q1. The CAN driver and main receiver are switched off and bi-directional CAN communication is not possible. The low-power receiver and bus monitor circuits are enabled to allow for RXD wake-up requests via the CAN bus. A wake-up request is output to RXD1 or RXD2 depending on the channel which receives the WUP as shown in Figure 10-5. The local CAN protocol controller should monitor RXD1 and RXD2 for transitions (high-to-low) and reactivate the device to normal mode by pulling the STB1 and STB2 pins low or the nSTB1 and nSTB2 pins high. The CAN bus pins are weakly pulled to GND in this mode; see Figure 10-2 and Figure 10-3.

In standby mode, only the  $V_{IO}$  supply is required; therefore. the  $V_{CC}$  may be switched off for additional system level current savings.

#### 10.4.3.1 Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode

The TCAN104xAV-Q1 supports a remote wake-up request that is used to indicate to the host controller that the bus is active and the node should return to normal operation.

The device uses the multiple filtered dominant wake-up pattern (WUP) from the ISO 11898-2:2016 standard to qualify bus activity. Once a valid WUP has been received, the wake request is indicated to the controller by a falling edge and low period corresponding to a filtered dominant on the RXD output of the TCAN104xAV-Q1.

The WUP consists of a filtered dominant pulse, followed by a filtered recessive pulse, and finally by a second filtered dominant pulse. The first filtered dominant initiates the WUP, and the bus monitor then waits on a filtered recessive; other bus traffic does not reset the bus monitor. Once a filtered recessive is received the bus monitor is waiting for a filtered dominant and again, other bus traffic does not reset the bus monitor. Immediately upon reception of the second filtered dominant the bus monitor recognizes the WUP and drives the RXD output low every time an additional filtered dominant signal is received from the bus.

For a dominant or recessive to be considered filtered, the bus must be in that state for more than the  $t_{WK\_FILTER}$  time. Due to variability in  $t_{WK\_FILTER}$  the following scenarios are applicable. Bus state times less than  $t_{WK\_FILTER(MIN)}$  are never detected as part of a WUP and thus no wake request is generated. Bus state times between  $t_{WK\_FILTER(MIN)}$  and  $t_{WK\_FILTER(MAX)}$  may be detected as part of a WUP and a wake-up request may be generated. Bus state times greater than  $t_{WK\_FILTER(MAX)}$  are always detected as part of a WUP, and thus a wake request is always generated. See Figure 10-5 for the timing diagram of the wake-up pattern.

The pattern and t<sub>WK\_FILTER</sub> time used for the WUP prevents noise and bus stuck dominant faults from causing false wake-up requests while allowing any valid message to initiate a wake-up request.

The ISO 11898-2:2016 standard has defined times for a short and long wake-up filter time. The  $t_{WK\_FILTER}$  timing for the device has been picked to be within the minimum and maximum values of both filter ranges. This timing has been chosen such that a single bit time at 500 kbps, or two back-to-back bit times at 1 Mbps triggers the filter in either bus state. Any CAN frame at 500 kbps or less would contain a valid WUP.

For an additional layer of robustness and to prevent false wake-ups, the device implements a wake-up timeout feature. For a remote wake-up event to successfully occur, the entire WUP must be received within the timeout value  $t \le t_{WK\_TIMEOUT}$ . If not, the internal logic is reset and the transceiver remains in its current state without waking up. The full pattern must then be transmitted again, conforming to the constraints mentioned in this section. See Figure 10-5 for the timing diagram of the wake-up pattern with wake timeout feature.



Figure 10-5. Wake-Up Pattern (WUP) with twk TIMEOUT

#### 10.4.4 Driver and Receiver Function

Table 10-4. Driver Function Table

| Device Mode | TXD Input        | Bus            | Outputs        | Driven Bus State <sup>(2)</sup> |
|-------------|------------------|----------------|----------------|---------------------------------|
| Device wode | 1 XD IIIput      | CANH           | CANL           | Driven bus State                |
| Normal      | Low              | High           | Low            | Dominant                        |
| Nomai       | High or open     | High impedance | High impedance | Biased recessive                |
| Standby     | X <sup>(1)</sup> | High impedance | High impedance | Biased to ground                |

- (1) X = irrelevant
- (2) For bus state and bias see Figure 10-2 and Figure 10-3

Table 10-5. Receiver Function Table Normal and Standby Mode

| Device Mode | CAN Differential Inputs  V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | Bus State | RXD Pin                             |
|-------------|----------------------------------------------------------------------------------|-----------|-------------------------------------|
|             | V <sub>ID</sub> ≥ 0.9 V                                                          | Dominant  | Low                                 |
| Normal      | 0.5 V < V <sub>ID</sub> < 0.9 V                                                  | Undefined | Undefined                           |
|             | V <sub>ID</sub> ≤ 0.5 V                                                          | Recessive | High                                |
|             | V <sub>ID</sub> ≥ 1.15 V                                                         | Dominant  | High                                |
| Standby     | 0.4 V < V <sub>ID</sub> < 1.15 V                                                 | Undefined | Low if a remote wake event occurred |
|             | V <sub>ID</sub> ≤ 0.4 V                                                          | Recessive | See Figure 10-5                     |
| Any         | Open (V <sub>ID</sub> ≈ 0 V)                                                     | Open      | High                                |



# 11 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 11.1 Application Information

## 11.2 Typical Application

Figure 11-1 shows a typical configuration for 5 V system using the TCAN104xAV-Q1. The bus termination is shown for illustrative purposes.



Figure 11-1. Transceiver Application Using 5 V I/O Connections

#### 11.2.1 Design Requirements

#### 11.2.1.1 CAN Termination

Termination may be a single  $120-\Omega$  resistor at each end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common-mode voltage of the bus is desired, then split termination may be used, see Figure 11-2. Split termination improves the electromagnetic emissions behavior of the network by filtering higher-frequency common-mode noise that may be present on the differential signal lines.



Figure 11-2. CAN Bus Termination Concepts

#### 11.2.2 Detailed Design Procedures

#### 11.2.2.1 Bus Loading, Length and Number of Nodes

A typical CAN application may have a maximum bus length of 40 meters and maximum stub length of 0.3 m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A high number of nodes requires a transceiver with high input impedance such as the TCAN104xAV-Q1.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2 standard. They made system level trade off decisions for data rate, cable length, and parasitic loading of the bus. Examples of these CAN systems level specifications are ARINC 825, CANopen, DeviceNet, SAE J2284, SAE J1939, and NMEA 2000.

A CAN network system design is a series of tradeoffs. In the ISO 11898-2:2016 specification, the driver differential output is specified with a bus load that can range from 50  $\Omega$  to 65  $\Omega$  where the differential output must be greater than 1.5 V. The TCAN104xAV-Q1 family is specified to meet the 1.5-V requirement down to 50  $\Omega$  and is specified to meet 1.4-V differential output at 45- $\Omega$  bus load. The differential input resistance of the TCAN104xAV-Q1 is a minimum of 40 k $\Omega$ . If 100 TCAN104xAV-Q1 transceivers are in parallel on a bus, this is equivalent to a 400- $\Omega$  differential load in parallel with the nominal 60- $\Omega$  bus termination which gives a total bus load of approximately 52  $\Omega$ . Therefore, the TCAN104xAV-Q1family theoretically supports over 100 transceivers on a single bus segment. However, for a CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, timing, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is often lower. Bus length may also be extended beyond 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. However, when using this flexibility, the CAN network system, a good network design is required for robust network operation.

Please refer to the application report SLLA270: Controller Area Network Physical layer requirements. This document discusses in detail all system design physical layer parameters.





Figure 11-3. Typical CAN Bus

## 11.2.3 Application Curves





#### 11.3 System Examples

The CAN transceiver is typically used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. A 1.8 V, 2.5 V, or 3.3 V application is shown in Figure 11-6. The bus termination is shown for illustrative purposes.



Figure 11-6. Transceiver Application Using 1.8 V, 2.5 V, 3.3 V I/O Connections

## 12 Power Supply Recommendations

The TCAN104xAV-Q1 device is designed to operate with a main  $V_{CC}$  input voltage supply range between 4.5 V and 5.5 V. The device has an I/O level shifting supply input,  $V_{IO}$ , designed for a range between 1.8 V and 5.5 V. Both supply inputs must be well regulated. A decoupling capacitor, typically 100 nF, should be placed near the CAN transceiver's main  $V_{CC}$  and  $V_{IO}$  supply pins in addition to bypass capacitors.



## 13 Layout

Robust and reliable CAN node design may require special layout techniques depending on the application and automotive design requirements. Since transient disturbances have high frequency content and a wide bandwidth, high-frequency layout techniques should be applied during PCB design.

## 13.1 Layout Guidelines

- Place the protection and filtering circuitry close to the bus connector, J1, to prevent transients, ESD, and
  noise from propagating onto the board. This layout example shows optional transient voltage suppression
  (TVS) diodes, D1 and D2, which may be implemented if the system-level requirements exceed the specified
  rating of the transceiver. This example also shows optional bus filter capacitors C6, C8, C9 and C11.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Decoupling capacitors should be placed as close as possible to the supply pins V<sub>CC</sub> and V<sub>IO</sub> of transceiver.
- Use at least two vias for supply and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.

#### Note

High frequency current follows the path of least impedance and not the path of least resistance.

• This layout example shows how split termination could be implemented on the CAN node. The termination is split into two resistors, R8 and R9 for channel 1, R10 and R11 for channel 2 with the center or split tap of the termination connected to ground via capacitor C7 or C10. Split termination provides common-mode filtering for the bus. See CAN Termination, CAN Bus Short Circuit Current Limiting, and Equation 2 for information on termination concepts and power ratings needed for the termination resistor(s).

## 13.2 Layout Example



Figure 13-1. Layout Example



# 14 Device and Documentation Support

## 14.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 14.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 14.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 14.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 14.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 15 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 24-Dec-2021

# TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCAN1046AVDMTRQ1 | VSON            | DMT                | 14 | 3000 | 330.0                    | 12.4                     | 3.3        | 4.8        | 1.2        | 8.0        | 12.0      | Q1               |
| TCAN1048AVDMTRQ1 | VSON            | DMT                | 14 | 3000 | 330.0                    | 12.4                     | 3.3        | 4.8        | 1.2        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Dec-2021



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCAN1046AVDMTRQ1 | VSON         | DMT             | 14   | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN1048AVDMTRQ1 | VSON         | DMT             | 14   | 3000 | 367.0       | 367.0      | 35.0        |

PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AB



PLASTIC SMALL OUTLINE



NOTES: (continued)

- Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



3 x 4.5, 0.65 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated