# LXP2175 ## T1/E1 Elastic Store ## **General Description** The LXP2175 is one of a family of Level One Primary Rate Interface solutions. It is compatible with LXT30x series transceivers, and LXP2180A/2181A framer/formatters. The LXP2175 is a low-power CMOS elastic-store memory optimized for use in primary rate telecommunications transmission equipment. Compatible with North American T1 (1.544 MHz) and European E1 (2.048 MHz) primary rate networks, the device serves as a synchronous element between asynchronous data streams. The LXP2175 has several flexible operating modes which eliminate support logic and hardware otherwise required to interconnect parallel or serial TDM backplanes. The LXP2175 is a drop-in replacement for the DS2175. ## **Applications** - · Digital Trunks - · Drop and Insert Equipment - Digital Cross-connects (DACS) - · Private Network Equipment - PABX-to-computer interfaces such as DMI and CPI. ### Features - Drop-in replacement for the DS2175 - · Rate buffer for T1/E1 transmissions - Synchronizes loop-timed and system-timed T1/E1 data streams - Ideal for 1.544 to 2.048 MHz rate conversion - · Supports parallel and serial backplanes - · Easily monitored two-frame buffer depth - · Comprehensive on-chip slip control logic - · Slips occur only on frame boundaries - · Outputs report slip occurrences and direction - · Align feature allows buffer to be recentered at any time - · Available in 16-pin DIP and SOP - Compatible with Level One LXP2180A and LXP2181A framer/formatters ## Figure 1: Block Diagram ## **Pin Descriptions** | Pin | Sym | ΙO | Name | Description | |-----|---------|----|------------------------------|---------------------------------------------------------------------------------------------------| | 1 | RCLKSEL | I | Receive Clock<br>Select | Tie to VSS for 1.544 MHz applications, to VDD for 2.048 MHz. | | 2 | RCLK | I | Receive Clock | Primary 1.544 MHz or 2.048 MHz data clock. | | 3 | RSER | I | Receive Serial<br>Data | Sampled on falling edge of RCLK. | | 4 | RMSYNC | I | Receive Multi-<br>frame Sync | Rising edge establishes receive side frame and multiframe boundaries. | | 5 | FSD | 0 | Frame Slip<br>Direction | State indicates direction of last slip; latched on slip occurrence. | | 6 | SLIP | 0 | Frame Slip | Active low, open collector output. Held low for 65 SYSCLK cycles when a slip occurs. | | 7 | ALN | I | Align | Recenters buffer on next system side frame boundary when forced low. | | 8 | vss | 1 | Signal Ground | 0.0 volt ground return. | | 9 | SCLKSEL | I | System Clock<br>Select | Tie to VSS for 1.544 MHz applications, to VDD for 2.048 MHz. | | 10 | S/P | I | Serial Parallel<br>Select | Tie to VSS for parallel backplane applications, to VDD for serial. | | 11 | SCHCLK | 0 | System Channel<br>Clock | Transitions high on channel boundaries; useful for serial to parallel conversion of channel data. | | 12 | SFSYNC | I | System Frame<br>Sync | Rising edge establishes system side frame boundaries. | | 13 | SMSYNC | 0 | System Multi-<br>frame Sync | Slip-compensated multiframe output. Used with RMSYNC to monitor depth of store in real time. | | 14 | SSER | 0 | System Serial<br>Data | Updated on rising edge of SYSCLK. | | 15 | SYSCLK | I | System Clock | 1.544 or 2.048 MHz data clock. | | 16 | VDD | I | Positive Supply | +5 Volt power supply input. | #### **PCM Buffer** The LXP2175 utilizes a two-frame buffer to synchronize incoming PCM data to the system backplane clock. Buffer depth is mode dependent: 2.048 MHz to 2.048 MHz applications use 64 bytes of buffer memory; all other modes are supported by 48 bytes. The buffer samples data at RSER on the falling edge of RCLK. Output data appears at SSER and is updated on the rising edge of SYSCLK. The buffer depth is constantly monitored by on-board contention logic. A "slip" occurs when the buffer is completely emptied or filled. Slips automatically recenter the buffer to a one-frame depth and always occur on frame boundaries. #### **Data Format** Data is presented to, and output from, the elastic store in a "framed" format. A rising edge at RMSYNC establishes receive side frame boundaries (see Figures 2 and 3). A rising edge at SFSYNC establishes system side multiframe boundaries (see Figures 4 and 5). North American (T1) frames contain 24 data channels of 8 bits each and an F-bit (193 bits total). European (E1) frames contain 32 data channels (256 bits). The frame rate of both systems is 8 KHz. RMSYNC and SFSYNC do not require a pulse at every frame boundary. If desired, they may be pulsed once to establish frame alignment. Internal counters will then maintain the frame alignment and may be reinforced by the next rising edge at RMSYNC and/or SFSYNC. #### Slip Correction Capability The two-frame buffer depth is adequate for T1 and E1 applications where short-term jitter synchronization, rather than correction of significant frequency differences, is required. The LXP2175 provides a balance between total delay (less than 250 ms at its full depth) and slip correction capability. #### **Buffer Recentering** Many applications require that the buffer be recentered during system power-up and/or initialization. Forcing ALN low recenters the buffer on the next rising edge of SFSYNC. A slip will occur during this recentering if the buffer depth is adjusted. If the depth is presently optimum, no adjustment (slip) occurs. #### Slip Reporting SLIP is held low for 65 SYSCLK cycles when a slip occurs. SLIP is an active-low, open-collector output. FSD indicates slip direction. When low (buffer empty), a frame of data was repeated at SSER during the previous slip. When high (buffer full), a frame of data was deleted. FSD is updated at every slip occurrence. ### **Buffer Depth Monitoring** SMSYNC is a system side output pulse which indicates system side multiframe boundaries. The distance between rising edges at RMSYNC and SMSYNC indicates the current buffer depth. Slip direction and/or an impending slip condition may be determined by monitoring RMSYNC and SMSYNC real time. SMSYNC is held high for 65 SYSCLK cycles. #### Clock Select Receive and system side clock frequencies are independently selectable by inputs RCLKSEL and SCLKSEL. 1.544 MHz is selected when RCLKSEL (SCLKSEL)=0; and 2.048 MHz is selected when RCLKSEL (SCLKSEL)=1. In 1.544 MHz (receive) to 1.544 MHz (system) applications, the F-bit is passed through the receive buffer and presented at SSER immediately after a rising edge on SFSYNC. The F-bit is forced to 1 in 2.048 MHz to 1.544 MHz applications. No F-bit position exists in 2.048 MHz system side applications. ### **Parallel Compatibility** The LXP2175 is compatible with parallel and serial backplanes. In serial applications $(S/\overline{P}=1)$ , channel 1 data appears at SSER after a rising edge at SFSYNC. In parallel applications $(S/\overline{P}=0)$ , the device utilizes a look-ahead circuit. Data is output 8 clocks earlier as shown in Figures 4 and 5, allowing a user to parallel convert data externally, using an HC595 shift register. Figure 3: Receive Side Timing (RCLK = 2.048 MHz) <sup>&</sup>lt;sup>1</sup> All channel data is passed through the elastic store in 2.048 MHz system side applications (SCLKSEL = 1); Data in channels > 24 is ignored in 1.544 MHz system side applications (SCLKSEL = 0). Figure 4: System Multiframe Boundary Timing (SYSCLK = 1.544 MHz) <sup>&</sup>lt;sup>1</sup> In 1.544 MHz receive side applications (RCLKSEL = 0), the F-bit position contains F-bit data extracted from the data stream at RSER. The F-bit position is forced to "1" in 2.048 MHz receive side applications (RCLKSEL = 1). Figure 5: System Multiframe Boundary Timing (SYSCLK = 2.048 MHz) All channel data is passed through the elastic store in 2.048 MHz system side applications (SCLKSEL = 1); Data in channels > 24 is ignored in 1.544 MHz system side applications (SCLKSEL = 0). ### **Absolute Maximum Ratings\*** \* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. • Voltage on any pin relative to ground -1.0V to +7V • Operating temperature (2175SC and NC) 0 °C (min) to 70 °C (max) (2175SE and NE) -40 °C (min) to 85 °C (max) -55 °C (min) to 125 °C (max) · Storage temperature • Soldering temperature 260 °C for 10 seconds ## Recommended Operating Conditions (Voltages are with respect to ground (VSS) unless otherwise stated) | Parameter | Sym | Min | Typ¹ | Max | Units | |----------------|-----------------|------|------|----------------------|-------| | Logic 1 | V <sub>IH</sub> | 2.0 | | V <sub>DD</sub> + .3 | v | | Logic 0 | V <sub>IL</sub> | -0.3 | | +0.8 | v | | Supply voltage | V <sub>DD</sub> | 4.5 | 5 | 5.5 | v | ## DC Electrical Characteristics - Clocked operation over recommended temperature and power supply ranges | Parameter | Sym | Min | Typ¹ | Max | Units | Test Conditions | |---------------------|------------------|------|------|------|-------|-----------------------------------------------| | Input capacitance | C <sub>IN</sub> | _ | _ | 5 | pF | | | Output capacitance | C <sub>out</sub> | | _ | 7 | рF | | | Supply current | I <sub>DD</sub> | | 6 | - | mA | See Notes 2 and 3 | | Input leakage | I <sub>IL</sub> | -1.0 | _ | +1.0 | μA | | | Output high current | I <sub>OH</sub> | -1.0 | _ | _ | mA | $V_{OH} = 2.4 \text{ V}, \text{ See Note } 4$ | | Output low current | I <sub>OL</sub> | +4.0 | - | - | mA | $V_{OL} = 0.4 \text{ V}$ , See Note 5 | <sup>1</sup> Typical figures are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. <sup>5</sup> All outputs. <sup>&</sup>lt;sup>2</sup> SYSCLK = RCLK = 1.544 MHz <sup>3</sup> Outputs Open <sup>&</sup>lt;sup>4</sup> All outputs except SLIP, which is open collector. ## A.C. Electrical Characteristics | Parameter | Sym | Min | Max | Units | |-----------------------------------------|-------------------------------------|---------------------|---------------------|-------| | RCLK Period | t <sub>rclk</sub> | 200 | - | ns | | RCLK, SYSCLK Rise and Fall | t <sub>R</sub> , t <sub>F</sub> | - | 20 | ns | | RCLK Pulse Width | t <sub>rwh</sub> , t <sub>rwl</sub> | 100 | - | ns | | SYSCLK Pulse Width | t <sub>swh,</sub> t <sub>swl</sub> | 100 | - | ns | | SYSCLK Period | t <sub>sclk</sub> | 200 | - | ns | | RMSYNC Setup to RCLK Rising | t <sub>sc</sub> | -t <sub>rwh/2</sub> | +t <sub>RWL/2</sub> | ns | | SFSYNC Setup to SYSCLK Rising | t <sub>sc</sub> | -t <sub>swh/2</sub> | +t <sub>swL/2</sub> | ns | | RMSYNC, SFSYNC, ALN Pulse Width | t <sub>PW</sub> | 100 | | ns | | RSER Setup to RCLK Falling | t <sub>sD</sub> | 50 | | ns | | RSER Hold from RCLK Falling | t <sub>HD</sub> | 50 | | ns | | Propagation Delay SYSCLK to SSER, | t <sub>PVD</sub> | - | 75 | ns | | or RCLK to RSER | | | | | | Propagation Delay SYSCLK to SMSYNC High | t <sub>PSS</sub> | - | 75 | ns | | Propagation Delay SYSCLK or RCLK to | t <sub>ps</sub> | - | 100 | ns | | SLIP Low, FSD low/high | | | | | | ALN Setup to SFSYNC Rising | t <sub>sr</sub> | 500 | - | ns | 2