# NE590/591 Addressable Peripheral Drivers **Product Specification** ### DESCRIPTION The NE590/591 addressable peripheral drivers are high current latched drivers, similar in function to the 9334 address decoder. The device has eight Darlington power outputs, each capable of 250mA load current. The outputs are turned on or off by respectively loading a logic high or logic low into the device data input. The required output is defined by a 3-bit address. The device must be enabled by a $\overline{CE}$ input line. A common clear input, $\overline{CLR}$ , turns all outputs off when a logic low is applied. The NE590 has eight open-collector Darlington outputs which sink current to ground. The device is packaged in a 16pin plastic or Cerdip package. The NE591 has eight open-emitter Darlington outputs which source current to an external load from a common collector line, V<sub>S</sub>. This V<sub>S</sub> line need not necessarily be the same as the 5V V<sub>CC</sub> supply. The device is packaged in an 18-pin plastic or Cerdip package. ### **FEATURES** - 8 high current outputs - Low-loading bus compatible inputs - Power-on clear ensures safe operation - NE590 will operate in addressable or demultiplex mode - Allows random (addressed) data entry - Easily expandable - NE590 is pin compatible with 54/74LS259 #### **APPLICATIONS** - Relay driver - Indicator lamp driver - Triac trigger - LED display digit driver - Stepper motor driver # PIN CONFIGURATIONS ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |----------------|-------------------|------------| | 16-Pin Cerdip | 0 to +70°C | NE590F | | 16-Pin Plastic | 0 to +70°C | NE590N | | 18-Pin Cerdip | 0 to +70°C | NE591F | | 18-Pin Plastic | 0 to +70°C | NE591N | # PIN DESIGNATION | 590<br>PIN NO. | 591<br>PIN NO. | SYMBOL | NAME & FUNCTION | |------------------|-------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-3 | 2 – 4 | A <sub>0</sub> - A <sub>2</sub> | A 3-bit binary address on these pins defines which of the 8 output latches is to receive the data. | | 4 – 7,<br>9 – 12 | 5 – 8,<br>11 – 14 | Q <sub>0</sub> – Q <sub>7</sub> | The 8 device outputs. The NE590 has open-collector Darlington outputs. The NE591 has open emitter-follower outputs. | | 13 | 15 | D | The data input. When the chip is enabled, this data bit is transferred to the defined output such that: "1" turns output switch "ON" "0" turns output switch "OFF" | | | | | Thus in logic terms, the NE590 inverts data to the relevant output. The NE591 retains true data at the output. | | 14 | 16 | CE | The chip enable. When this input is low, the output latches will accept data. When<br>CE goes high, all outputs will retain their existing state regardless of address or data input conditions. | | 15 | 17 | CLR | The clear input. When CLR goes low all output switches are turned "OFF". On the NE590, a high data input will override the clear function on the addressed latch. On the NE591, CLR low will override any other condition. | | - | 1 | <del>cs</del> | The chip select input provides for an additional level of address decoding. | | - | 10 | V <sub>S</sub> | The $V_{\rm S}$ line provides the power to all 8 output devices. It is connected to the collectors of all 8 output transistors. This pin may be connected to the $V_{\rm CC}$ or another supply. | # **BLOCK DIAGRAM** # Addressable Peripheral Drivers # TRUTH TABLE (NE590) | | | NP | JTS | | | | | ( | TUC | PUT | MODE | | | | |-----------------------|----|--------|----------------|----------------|----------------|-----------------------------------------|-----------|----------------|----------------|----------------|----------------|----------------|----------------|-------------------| | CLR | CE | D | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | Qo | Qı | Q <sub>2</sub> | Q <sub>3</sub> | Q <sub>4</sub> | Q <sub>5</sub> | Q <sub>6</sub> | Q <sub>7</sub> | | | L. | Н | Х | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | Clear | | | | LHLHLH | LLHHHH | LLLHH | LLLHH | H L H H H | H H L H H | | | 11111 | H H H H H | 11111 | H H H H L | Demultiplex | | н | Н | Х | х | × | Х | Q <sub>N</sub> . | 1 — | | | | | | <b>-</b> | Memory | | H<br>H<br>H<br>H<br>H | L | LHLH | LLHHHH | LLLHH | LLLHH | H L & & & & & & & & & & & & & & & & & & | 1 L | -1 —<br>Q | N-1 = | | | | | Addressable Latch | ### NOTES: X = Don't care condition Q<sub>N-1</sub> = Previous output state L = Low voltage level/"ON" output state H = High voltage level/"OFF" output state # **TRUTH TABLE (NE591)** | | | IN | PUT | s | | | | | ( | OUT | MODE | | | | | |-----------|------------------|-------------|-------------|----------------|----------------|------------------|----------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|---------------------|-------------------| | CLR | CE | cs | D | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | Q <sub>0</sub> | Q <sub>1</sub> | Q <sub>2</sub> | Q <sub>3</sub> | Q <sub>4</sub> | Q <sub>5</sub> | Q <sub>6</sub> | Q <sub>7</sub> | | | L | Х | Х | х | Х | Х | Х | L | L | L | L | L | L | L | L | Clear | | H | H | H | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | Q <sub>N-1</sub><br>Q <sub>N-1</sub><br>Q <sub>N-1</sub> | | | | | | | <b>→</b> | Memory | | H H H H H | L<br>L<br>L<br>L | L<br>L<br>L | TH TH TH | LHHHH | LLLHH | L<br>L<br>H<br>H | | QZ L H | -1 Q | N-1 = | | | | → → L<br>→ L<br>→ H | Addressable Latch | # NOTES: X = Don't care condition Q<sub>N-1</sub> = Previous output state L = Low voltage level/"OFF" output state H = High voltage level/"ON" output state # **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 to +7 | V | | V <sub>IN</sub> | Input voltage | -0.5 to +15 | V | | V <sub>OUT</sub> | Output voltage<br>NE590<br>NE591 | 0 to +7<br>0 to V <sub>CC</sub> | ٧ | | Vs | Source bus voltage<br>NE591 only | -0.5 to +7 | ٧ | | V <sub>S</sub> -V <sub>CC</sub> | Source/supply differential voltage<br>NE591 only | -5 to +2 | V | | lout | Output current<br>Each output<br>All outputs | 300<br>1000 | mA | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still air) NE590 <sup>1</sup> F package N package NE591 <sup>2</sup> F package N package N package | 1190<br>1450<br>1500<br>1690 | mW | | TA | Ambient temperature range | 0 to +70 | °C | | TJ | Junction temperature | 165 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 sec max) | 300 | °C | ### NOTES: <sup>1.</sup> Derate above 25°C at the following rates: F package at 9.5mW/°C. N package at 11.6mW/°C. <sup>2.</sup> Derate above 25°C at the following rates: F package at 12mW/°C. N package at 13.5mW/°C. # Addressable Peripheral Drivers DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 4.75 to 5.25V, $0^{\circ}C > T_A \le 70^{\circ}C$ , unless otherwise specified. <sup>1,2</sup> | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | |------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|----------------------|----------------------|------| | V <sub>IH</sub><br>V <sub>IL</sub> | Input voltage<br>High<br>Low | | 2.0 | | 0.8 | ٧ | | V <sub>OL</sub> | Output voltage<br>Low (NE590 only)<br>High (NE591 only) | $I_{OL} = 250$ mA, $T_A = 25$ °C<br>Over temperature<br>$I_{OH} = -250$ mA, $V_{CC} = V_S = 5V$ | 2.9 | 1.0 | 1.3<br>1.5 | V | | liH<br>liL | Input current High Low CE input All other inputs | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = OV | | 0.1<br>-25<br>-15 | 10<br>-60<br>-50 | μΑ | | 1он | Leakage current | V <sub>OUT</sub> = 5.25V | | 10 | 250 | μΑ | | Іссн | Supply current <sup>3</sup> All outputs low NE590 NE591 All outputs high NE590 NE591 | V <sub>S</sub> = V <sub>CC</sub> = 5V | | 33<br>15<br>15<br>30 | 50<br>50<br>50<br>50 | mA | | PD | Power dissipation | No output load | | | 350 | mW | <sup>1.</sup> All typical values are at $V_{\rm CC}$ = 5V and $T_{\rm A}$ = 25°C. 2. For the NE591 $V_{\rm S}$ = $V_{\rm CC}$ in all tests. 3. Supply current for the NE591 is measured with no output load. # SWITCHING CHARACTERISTICS $V_{CC} = 5V$ , $T_A = 25$ °C. | SYMBOL | PARAMETER | то | FROM | | NE590 | | | | | | |--------------------------------------------|--------------------------------------------------------------------------------|----------------------------|-----------------------|------------|------------|------------|-----|----------|-----------|----------| | | T ANAMETER | 10 | | Min | Тур | Max | Min | Тур | Max | UNIT | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time<br>Low-to-High <sup>1</sup><br>High-to-Low <sup>1</sup> | Output | CE | | 65<br>115 | 150<br>230 | | 50<br>70 | 80<br>120 | пѕ | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-High <sup>2</sup><br>High-to-Low <sup>2</sup> | Output | Data | | 65<br>120 | 130<br>240 | | 45<br>65 | 70<br>100 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-High <sup>3</sup><br>High-to-Low <sup>3</sup> | Output | Address | | 100<br>130 | 200<br>260 | | 45<br>75 | 80<br>140 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-High <sup>4</sup><br>High-to-Low <sup>4</sup> | Output | CLR | | 65 | 130 | | 45 | 140 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-High <sup>1</sup><br>High-to-Low <sup>1</sup> | Output | CS | | | | | 40 | 80<br>120 | ns | | Switching | g setup requirements | | | <u> </u> | | | | | 120 | | | t <sub>S(H)</sub> 5<br>t <sub>S(L)</sub> 5 | | Chip enable<br>Chip enable | High data<br>Low data | 210<br>210 | | | 100 | | | ns<br>ns | | t <sub>S(A)</sub> 6 | | Chip enable | Address | 30 | | | 30 | _ | | ns | | t <sub>H(H)</sub> 5<br>t <sub>H(L)</sub> 5 | | Chip enable<br>Chip enable | High data<br>Low data | 40<br>30 | | | 10 | | | ns<br>ns | | t <sub>S(CS)</sub> 5 | | Chip enable | Low chip select | | | | 100 | | | ns | | t <sub>PW(E)</sub> | Chip enable pulse width <sup>1</sup> | | | 120 | | | 120 | | | ns | #### NOTES - 1. See Turn-On and Turn-Off Delays, Enable to Output and Enable Pulse Width timing diagram. - 2. See Turn-On and Turn-Off Delays, Data to Output timing diagram. - 3. See Turn-On and Turn-Off Delays, Address to Output timing diagram. - 4. See Turn-Off Delay, Clear to Output timing diagram. - 5. See Setup and Hold Time, Data to Enable timing diagram. - 6. See Setup Time, Address to Enable timing diagram. # **FUNCTIONAL DESCRIPTION** These peripheral drivers have latched outputs which hold the input data until cleared. The NE590 has active-Low, open-collector outputs, while the NE591 has active-High, uncommitted (open) emitter outputs. All outputs are cleared when power is first applied. # Addressable Latch Function Any given output can be turned on or off by presenting the address of the output to be set or cleared to the three address pins, by holding the "D" input High to turn on the selected input, or by holding it Low to turn off, holding the CE input High, and bringing the CE input Low. Once an output is turned on or off, it will remain so until addressed again, or until all outputs are cleared by bringing the CER, CE, and "D" inputs Low. For NE591, CS must be brought Low any time CE is Low if any outputs are to be changed. # **Demultiplexer Operation** By bringing the CLR and CE inputs Low and the "D" input High, the addressed output will remain on and all other outputs will be off. This condition will remain only as long as the output is addressed. For the NE591, the CS input must also be Low. # **High Current Outputs** The obvious advantage of these devices over the 9334 and N74LS259 (which provide a similar function) is the fact that the NE590 and NE591 are capable of output currents of 250mA at each of their eight outputs. It should be noted, however, that the load power dissipation would be over 2.5W if all 8 outputs were to carry their full rated load current at one time. Since the total power dissipation is limited by the package to 1W, and since the power dissipation due to supply current is 0.25W, the total load power dissipation by the device is limited to 0.75W, and decreases as ambient temperature rises. The maximum die junction temperature must be limited to 165°C, and the temperature rise above ambient and the junction temperature are defined as: $$t_{R} = \theta_{JA} \times P$$ $t_{J} = t_{A} + t_{R}$ #### where $\theta_{ m JA}$ is die junction to ambient thermal resistance PD is total power dissipation t<sub>R</sub> is junction temperature rise above ambient J is die junction temperature A is ambient (surrounding medium) temperature For example, if we are using the NE5090 in a plastic package in an application where the ambient temperature is never expected to rise above 50°C, and the output current at the 8 outputs, when on, are 100, 40, 50, 200, 15, 30, 80, and 10mA, we find from the graph of output voltage vs load current that the output voltages are expected to be about 0.92, 0.75, 0.78, 1.04, 0.5, 0.7, 0.9, and 0.4V, respectively. Total device power due to these loads is found to be 473.5mW. Adding the 250mW due to the power supply brings total device power dissipation to 723.5mW. The thermal resistances are 83°C per W for plastic packages and 100°C per W for Cerdips. Using the equations above we find: Plastic $t_R = 83 \times 0.7235 = 60^{\circ}\text{C}$ Plastic $t_J = 50 + 60 = 100^{\circ}\text{C}$ Cerdip $t_R = 100 \times 0.7235 = 72.4^{\circ}\text{C}$ Cerdip $t_J = 50 + 72.4 = 122.4^{\circ}\text{C}$ Thus we find that t<sub>J</sub> for either package is below the 165°C maximum and either package could be used in this application. The graphs of total load power vs ambient tem- October 7, 1987 # Addressable Peripheral Drivers perature would also give us this same information, although interpreting the graphs would not yield the same accuracy. # TYPICAL PERFORMANCE CHARACTERISTICS October 7, 1987 723 # TIMING DIAGRAMS # TYPICAL APPLICATIONS October 7, 1987 725