SLLS274A- APRIL1997 - REVISED MAY 1997

- PnP Card Autoconfiguration Sequence Compliant
- Satisfies All Requirements for Qualifying for the Windows 95<sup>™</sup> Logo
- Supports up to Five Logical Devices
- 24-Bit Memory Address Decoding and 16-Bit I/O Address Decoding With Programmable (1, 2, 4, 8, 16, 32, 64) I/O Block Size
- Device Interrupt Mapping to Any of the 11 Interrupt Request (IRQ) Signals on Industry Standard Architecture (ISA) Bus
- Direct Memory Access (DMA) Support for Two Logical Devices with Configurable DMA Channel Connection
- Configurable OEN Signals That Can Be Used to Enabled Logical Device Transceivers

- Simple 3-Terminal Interface to Serial EEPROM 2K/4K ST93C56/66 or Equivalent for Resource Data Storage and Power-Up Defaults, As Well As General Board-Specific Data
- Default Configuration Loading and Activation Upon Power-up for Non-PnP Systems
- Two Modes of Operation That Satisfy a Wide Range of Applications
- Direct Connection to ISA/AT Bus Without Need for Buffers
- 5-V Power Supply Operation
- Available in 80-pin PQFP

#### description

The TL16PNP200A is an Industry Standard Architecture (ISA) plug-and-play (PnP) controller that provides autoconfiguration capability to ISA cards according to the ISA PnP 1.0a specification. It interfaces to a serial EEPROM, where card resource requirements and power-up defaults are stored. On power up, the controller loads the default configuration from the EEPROM making it ready for operation (non-PnP systems) or to be configured by the PnP configuration process (PnP-capable systems). During configuration mode, the PnP autoconfiguration process reads the card resource requirements, configures the card by writing to the TL16PNP200A configuration registers, activates the device, and removes it from the configuration mode. Thereafter, the TL16PNP200A routes all ISA transactions between the card and the ISA bus. The TL16PNP200A operates in one of two modes. In mode 0, the device supports two logical devices with memory, I/O, interrupt, and DMA resources for each device. In mode 1, the device supports five logical devices; there is no memory support in mode 1. The TL16PNP200A provides interface signals to allow on-board logic access to the serial EEPROM.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Windows 95 is a trademark of Microsoft Corporation .

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated

SLLS274A- APRIL1997 - REVISED MAY 1997

(TOP VIEW) CDACK1 CDACK2 **CDACK0** CDRQ0 CDRQ1 CDRQ2 RESET IRQ10 IRQ11 IRQ12 IRQ14 IRQ15 SCLK SIO GND IRQ3 IRQ4 IRQ5 IRQ5 IRQ5 IRQ9 SCS CLK \0 00 П П П П 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 PNP\_BUSY 65 40 AEN DMA\_ACK1 C 66 39 I IOW DMA\_ACK0 67 38 - IOR V<sub>CC</sub> □ 68 SROM\_BUSY □ 69 37 GND 36 D0 DMA\_RQ1 D1 70 35 DMA\_RQ0 71 34 D2 INTR1 72 33 D3 INTR0 73 32 VCC GND 74 D4 31 IOCS0 75 30 D5 IOCS1 76 29 D6 MCS1(IOCS2) 77 28 🗘 D7 MCS0(IOCS3) C 78 27 GND 26 🗆 A0 OEN0 79 25 A1 BALE(OEN1)□ 80 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 2 1 A22(CDRQ4) [ A21(CDRQ3) [ GND A23(<u>IOCS4</u>)

PH PACKAGE



SLLS274A- APRIL1997 - REVISED MAY 1997



#### functional block diagram

Designates terminais for mode o only.

NOTE A: Terminals in parentheses are for mode 1 operation only.



SLLS274A-APRIL1997 - REVISED MAY 1997

#### **Terminal Functions**

| TERMINAL I/O                                |                         |     | DECODIDION                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|---------------------------------------------|-------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME <sup>†</sup>                           | NAME <sup>†</sup> NO.   |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| A15-A0                                      | 11-26                   | 1   | Address. A15-A0 connects to ISA address bits SA15-SA0.                                                                                                                                                                                                                                                                                        |  |  |  |
| A16 (INTR2),<br>A17 (INTR3),<br>A18 (INTR4) | 9-7                     | I   | Address (Interrupt). In mode 0, A16–A18 must be connected to ISA address bits SA16, LA17, and LA18 respectively. In Mode 1, INTR2–INTR4 are interrupt requests from logical devices 2, 3, and 4 respectively.                                                                                                                                 |  |  |  |
| A19 ( <u>CDACK3</u> ),<br>A20 (CDACK4)      | 6, 5                    | I   | Address (DMA acknowledge). In mode 0, A19–A20 must be connected to ISA address bits LA19 and LA20. In mode 1, CDACK3 and CDACK4 are configurable data acknowledge signals and must be connected to the ISA DACK signals of the selected DMA channels as specified by DMA mapping in the power-up defaults.                                    |  |  |  |
| A21 (CDRQ3),<br>A22 (CDRQ4)                 | 4, 3                    | I/O | Address (DMA request). In mode 0, A21 and A22 are inputs that must be connected to ISA address bits LA21 and LA22. In mode 1, CDRQ3 and CDRQ4 are configurable data request outputs and must be connected to the ISA DRQ signals of the selected DMA channels as specified by DMA mapping in the power-up defaults.                           |  |  |  |
| A23 (IOCS4)                                 | 2                       | I/O | Address (I/O chip select). In mode 0, A23 is an input that must be connected to ISA address bit LA23. In mode 1, IOCS4 is an I/O chip select output for logical device 4.                                                                                                                                                                     |  |  |  |
| AEN                                         | 40                      | I   | ISA address enable. During DMA operation, AEN is an active signal that prevents the controller from generating an I/O chip select.                                                                                                                                                                                                            |  |  |  |
| BALE (OEN1)                                 | 80                      | I/O | ISA bus address latch enable (output enable). In mode 0, BALE is an ISA input which is used to latch the upper address. In mode 1, OEN1 is an output enable and can be configured to respond to I/O read operations to any logical device, which can use it to enable its transceivers.                                                       |  |  |  |
| CDACK0,<br>CDACK1,<br>CDACK2                | 45-43                   | I   | Configurable ISA DMA acknowledge. CDACK0 – CDACK2 must be connected to the ISA DACK signals of the selected DMA channels as specified by DMA mapping in the power-up defaults.                                                                                                                                                                |  |  |  |
| CDRQ0, CDRQ1,<br>CDRQ2                      | 49-47                   | 0   | Configurable ISA DMA data request. CDRQ0–CDRQ2 must be connected to the ISA DRQ signals of the selected DMA channels as specified by DMA mapping in the power-up defaults.                                                                                                                                                                    |  |  |  |
| CLK                                         | 42                      | 1   | 10- to 22–MHz clock. CLK is an input from the OSC signal on the ISA bus.                                                                                                                                                                                                                                                                      |  |  |  |
| D0-D7                                       | 36-33,<br>31-28         | I/O | 8-bit ISA data                                                                                                                                                                                                                                                                                                                                |  |  |  |
| DMA_ACK0,<br>DMA_ACK1                       | 67, 66                  | 0   | DMA acknowledge. DMA_ACK0 and DMA_ACK1 are used for DMA acknowledge to logical devices 0 and 1.                                                                                                                                                                                                                                               |  |  |  |
| DMA_RQ0,<br>DMA_RQ1                         | 71, 70                  | I   | DMA requests. DMA_RQ0 and DMA_RQ1 are used for DMA requests from logical devices 0 and 1.                                                                                                                                                                                                                                                     |  |  |  |
| GND                                         | 1, 27,<br>37, 61,<br>74 |     | Ground (0 V). GND terminals must be tied to ground for proper operation.                                                                                                                                                                                                                                                                      |  |  |  |
| INTR0, INTR1                                | 73, 72                  | Т   | Interrupt requests. INTR0 and INTR1 generate interrupt requests from logical devices 0 and 1.                                                                                                                                                                                                                                                 |  |  |  |
| IOCS0, IOCS1                                | 75, 76                  | 0   | I/O chip select outputs to logical devices 0 and 1. The address decoder decodes the full 16-bit I/O address and generates the I/O chip select signals based on the selected I/O block size.                                                                                                                                                   |  |  |  |
| IOR                                         | 38                      | 1   | ISA I/O read.                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| IOW                                         | 39                      | I   | ISA I/O write.                                                                                                                                                                                                                                                                                                                                |  |  |  |
| IRQ3–IRQ7,<br>IRQ9–IRQ12,<br>IRQ14, IRQ15   | 60-50                   | 0   | ISA Interrupt request. These signals must be connected to the corresponding ISA IRQ signals.                                                                                                                                                                                                                                                  |  |  |  |
| MCS0(IOCS3),<br>MCS1(IOCS2)                 | 78, 77                  | 0   | Memory chip select (I/O chip select). In mode 0, MCS0 and MCS1 are the memory chip select outputs for logical devices 0 and 1. A 24-bit memory address is decoded to generate the memory chip select signals based on the selected memory block size. In mode 1, IOCS3 and IOCS2 are the I/O chip select outputs for logical devices 3 and 2. |  |  |  |
| OEN0                                        | 79                      | 0   | Output enable. OEN0 can be configured to respond to I/O read operations to any logical device, which can use it to enable its transceivers.                                                                                                                                                                                                   |  |  |  |

<sup>†</sup> Terminal names in parenthesis indicate the device is in mode 1 operation.



SLLS274A-APRIL1997 - REVISED MAY 1997

#### **Terminal Functions**

| TERMINA   | AL.             | 1/0 | DESCRIPTION                                                                                                                                                                                                                                |
|-----------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO.             | 1/0 | DESCRIPTION                                                                                                                                                                                                                                |
| PNP_BUSY  | 65              | 0   | Plug-and-play busy. PNP_BUSY signal requests access to the EEPROM and is asserted during PnP configuration. On-board logic uses this signal to determine when it can access the EEPROM. This signal can also be used as a soft reset.      |
| RESET     | 41              | I   | Reset. When active (high), RESET clears most logical device registers and puts the TL16PNP200A in the wait-for-key state. All configuration registers are loaded with their power-up defaults, and card select number (CSN) is reset to 0. |
| SCLK      | 63              | 0   | Serial clock (3-state output path). SCLK controls the serial bus timing for address and data. A 100 $\mu$ A pulldown transistor is connected internally to this terminal.                                                                  |
| SCS       | 64              | 0   | EEPROM chip select. SCS controls the activity of the EEPROM. A 100 mA pulldown transistor is connected internally to this terminal.                                                                                                        |
| SIO       | 62              | I/O | Serial input/output. SIO is a 3-state bidirectional EEPROM I/O data path. A 100 $\mu A$ pulldown transistor is connected internally to this terminal .                                                                                     |
| SROM_BUSY | 69              | I   | Serial EEPROM busy. SROM_BUSY is asserted by on-board logic during its access to the EEPROM.                                                                                                                                               |
| VCC       | 10,32,<br>46,68 |     | 5-V supply voltage.                                                                                                                                                                                                                        |

#### detailed description

#### modes of operation

The TL16PNP200A operates in one of two modes: mode 0 or mode1. The mode is selected by setting the mode bit in the power-up defaults (see default format section).

Mode 0:

- Supports two logical devices
- Supports memory, I/O, IRQ, and DMA for each of the two logical devices
- Routes device DMA request to three DMA channels that can be connected to any three DMA channels on the ISA bus
- Has one configurable OEN signal

Mode 1:

- Supports five logical devices
- Supports I/O and IRQ for the five logical devices and supports DMA for two logical devices
- Routes device DMA requests to five DMA channels that can be connected to any five DMA channels on the ISA bus
- Has two configurable OEN signals



SLLS274A-APRIL1997 - REVISED MAY 1997

#### **EEPROM** interface

This device interfaces to a SGS Thomson 2-Kbit ST93C56, or 4-Kbit ST93C66 compatible EEPROM. In addition to the three EEPROM signals (SCS, SCLK, and SIO), the two interface signals (PNP\_BUSY and SROM\_BUSY) are provided to allow optional on-board logic access to the EEPROM. On power-up or reset, the TL16PNP200A gains access to the EEPROM and asserts the PNP\_BUSY output high indicating that the device is in the configuration mode and is accessing the EEPROM. After the configuration is complete, the device goes to the wait-for-key state, puts SIO, SCLK, and SCS outputs into a high impedance state (these signals are pulled down internally), and deasserts the PNP\_BUSY signal. On-board logic can assert to the SROM\_BUSY signal at any time to request access to the EEPROM, then SROM\_BUSY can start accessing the EEPROM after two clock cycles when PNP\_BUSY is deasserted; otherwise, SROM\_BUSY must wait until PNP\_BUSY is deasserted. In a similar manner, the device uses the PNP\_BUSY signal to request access to the EEPROM. In that case on-board logic will stop accessing the EEPROM and deassert SROM\_BUSY, after which the device starts accessing the EEPROM (see Figure 1). If on-board logic does not need to access the EEPROM, SROM\_BUSY must be tied to ground and PNP\_BUSY must be left unconnected. All unused inputs must be tied to the inactive state, and all unused outputs must be left open.

**NOTE:** If the TL16PNP200A enters the configuration mode again and leaves the wait-for-key state, the wake command generates a read transaction from address 0x0E, which is the beginning of the card resource data.





#### default format

On power up or reset, the TL16PNP200A starts generating read operations to the EEPROM. Each read transaction consists of read op code, address, and data cycles (see EEPROM section). The data cycle is comprised of 16-bits. EEPROM addresses 0x00 through 0x0D store the power-up defaults. These defaults include the PnP configuration register defaults, I/O block size, DMA mapping, and OEN configuration. Table 1 is a description of the format for storing the defaults in the EEPROM.

| ADDRESS | DESCRIPTION                                                                                                                                                                           |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x00    | LD0 memory base address bits 23-8 (Note 1)                                                                                                                                            |
| 0x01    | LD1 memory base address bits 23-8 (Note 1)                                                                                                                                            |
| 0x02    | LD0 memory upper address bits 23-8 (Note 1)                                                                                                                                           |
| 0x03    | LD1 memory upper address bits 23-8 (Note 1)                                                                                                                                           |
| 0x04    | LD0 I/O base address bits 15-0                                                                                                                                                        |
| 0x05    | LD1 I/O base address bits 15-0                                                                                                                                                        |
| 0x06    | LD2 I/O base address bits 15-0 (Note 2)                                                                                                                                               |
| 0x07    | LD3 I/O base address bits 15-0 (Note 2)                                                                                                                                               |
| 0x08    | LD4 I/O base address bits 15-0 (Note 2)                                                                                                                                               |
| 0x09    | Bits 15-13: LD0 I/O block size, bits 12-10: LD1 I/O block size, bits 9-7: LD2 I/O block size, bits 6-4: LD3 I/O block size, bits 3-1: LD4 I/O block size (Note 3)                     |
| 0x0A    | Bits 15-12: LD0 IRQ level, bits 11-8: LD1 IRQ level, bits 7-4: LD2 IRQ level, bits 3-0: LD3 IRQ level (Note 4)                                                                        |
| 0x0B    | Bits 15-12: LD4 IRQ level, bits 11-9 LD0: DMA channel, bits 8-6: LD1 DMA channel (Note 5)                                                                                             |
| 0x0C    | Bit 15: LD0 active, bit 14: LD1 active, bit 13: LD2 active, bit 12: LD3 active, bit 11: LD4 active, bits 10-8: OEN0 configuration, bits 7-5: OEN1 configuration, bit 4: mode (Note 6) |
| 0x0D    | Bits 14-12: DMA 4 mapping, bits 11-9: DMA 3 mapping, bits 8-6: DMA 2 mapping, bits 5-3: DMA 1 mapping, bits 2-0: DMA 0 mapping (Note 7)                                               |

#### **Table 1. Default Format**

NOTES: 1. In mode 1, these fields are ignored.

2. In mode 0, these fields are ignored.

3. Bit 0 is unused, and in mode 0 bits 9-1 are ignored.

4. In mode 0 bits 7-0 are ignored.

5. Bits 5-0 are unused, and in mode 0 bits 15-12 are ignored.

6. Bits 3-0 are unused, and in mode 0 bits 13-11 and bits 7-5 are ignored.

7. Bit 15 is unused, and in mode 0 bits 14-9 are ignored.



SLLS274A-APRIL1997 - REVISED MAY 1997

#### default format (continued)

The formats for the coded fields are as follows:

| CODE | BLOCK SIZE | ADDRESS BITS<br>DECODED |
|------|------------|-------------------------|
| 000  | 1 byte     | 15-0                    |
| 001  | 2 bytes    | 15-1                    |
| 010  | 4 bytes    | 15-2                    |
| 011  | 8 bytes    | 15-3                    |
| 100  | 16 bytes   | 15-4                    |
| 101  | 32 bytes   | 15-5                    |
| 110  | 64 bytes   | 15-6                    |

#### Table 2. I/O Block Size

#### Table 3. OEN0 Configuration - Mode 0

| CODE | LOGICAL DEVICE |
|------|----------------|
| 000  | LD0            |
| 001  | LD1            |
| 010  | LD0 or LD1     |

#### Table 4. OEN0 and OEN1 Configuration - Mode 1

| CODE | LOGICAL DEVICE |
|------|----------------|
| 000  | LD0            |
| 001  | LD1            |
| 010  | LD2            |
| 011  | LD3            |
| 100  | LD4            |

The IRQ level field is the IRQ level number (for example 0011 for IRQ3, 0100 for IRQ4, etc.), and the DMA channel field is the DMA channel number (for example 000 for DMA channel 0, 001 for DMA channel 1, etc.). The LDn Active bits must be set to 1 when device n is required to be active on power up or after reset, otherwise it is cleared to 0. The mode bit must be 0 for mode 0 operation and 1 for mode 1 operation.

The DMA mapping fields tell the TL16PNP200A which ISA DMA channels are connected to the device. For example, in Mode 0 any three ISA DMA channels can be connected to the device. When DMA channels 0, 3, and 5 are connected to CDRQ0/CDACK0, CDRQ1/CDACK1, and CDRQ2/CDACK2, respectively, then DMA 0 mapping field will be 000, DMA 1 mapping field will be 011, and DMA 2 mapping field will be 101.



SLLS274A-APRIL1997 - REVISED MAY 1997

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (See Note 8)                                                          |                                                |
|-------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| Input voltage range, V <sub>I</sub> : Standard                                                              | –0.5 V to V <sub>CC</sub> +0.5 V               |
| Fail safe                                                                                                   | 0.5 V to 6.5 V                                 |
| Output voltage range, V <sub>O</sub> : Standard                                                             | $\dots \dots -0.5$ V to V <sub>CC</sub> +0.5 V |
| Fail safe                                                                                                   | 0.5 V to 6.5 V                                 |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) (see Note 9) | ±20 mA                                         |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 8)       | ±20 mA                                         |
| Operating free-air temperature range, T <sub>A</sub>                                                        | 0°C to 70°C                                    |
| Storage temperature range, T <sub>stg</sub>                                                                 | –65°C to 150°C                                 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 8. This applies for external output and bidirectional buffers. VO > VCC does not apply to fail-safe terminals.

9. This applies for external input and bidirectional buffers.  $V_I > V_{CC}$  does not apply to fail-safe terminals.

#### recommended operating conditions

|                                                | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                | 4.75 | 5   | 5.25 | V    |
| High-level input voltage, VIH                  | 2    |     | VCC  | V    |
| Low-level input voltage, VIL                   | 0    |     | 0.8  | V    |
| Operating free-air temperature, T <sub>A</sub> | 0    |     | 70   | °C   |



SLLS274A- APRIL1997 - REVISED MAY 1997

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER           |                                     | TEST CO                                                                                            | TEST CONDITIONS                                     |                      |    | MAX | UNIT |
|---------------------|-------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|----|-----|------|
|                     |                                     | $I_{OH} = -4 \text{ mA}$ (see Note                                                                 | V <sub>CC</sub> -0.8                                |                      |    | V   |      |
| VOH                 | High-level output voltage           | I <sub>OH</sub> = -12 mA (see Note                                                                 | e 11)                                               | V <sub>CC</sub> -0.8 |    |     | v    |
|                     | Low-level output voltage            | I <sub>OL</sub> = 4 mA (see Note 10                                                                | 0)                                                  |                      |    | 0.5 | V    |
| VOL                 | Low-level output voltage            | I <sub>OL</sub> = 12 mA (see Note 7                                                                | 11)                                                 |                      |    | 0.5 | v    |
| łı                  | Input current                       | V <sub>CC</sub> = 5.25 V,<br>V <sub>I</sub> = 0 to 5.25 V,                                         | V <sub>SS</sub> = 0,<br>All other pins floating     |                      |    | ±1  | μA   |
| IOZ                 | High-impedance-state output current | $V_{CC} = 5.25 \text{ V},$<br>$V_{O} = 0 \text{ to } 5.25 \text{ V},$<br>Pullup transistors and pu | V <sub>SS</sub> = 0,<br>ulldown transistors are off |                      |    | ±10 | μΑ   |
| ICC                 | Supply current                      | $V_{CC} = 5.25 V$ ,<br>All inputs toggle<br>No load on outputs                                     | $T_{A} = 25^{\circ}C,$<br>f = 22 MHz,               |                      | 25 |     | mA   |
| C <sub>i(CLK)</sub> | Clock input capacitance             |                                                                                                    |                                                     |                      | 5  |     | pF   |
| <sup>f</sup> CLK    | Clock frequency                     |                                                                                                    |                                                     | 10                   |    | 22  | MHz  |

<sup>†</sup> All typical values are at  $V_{CC} = 5$  V and  $T_A = 25^{\circ}C$ .

NOTES: 10. These parameters apply for all outputs except D7-D0, IRQ and CDRQ outputs.

11. These parameters only apply for D7–D0, IRQ, and CDRQ outputs.

# serial EEPROM clock timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                       | PARAMETER                                                      | ALTERNATE<br>SYMBOL | TEST CONDITIONS      | MIN | MAX  | UNIT            |
|-----------------------|----------------------------------------------------------------|---------------------|----------------------|-----|------|-----------------|
| <sup>t</sup> w(SCLKH) | Pulse duration, SCLK high to low (see Note 12)                 | <sup>t</sup> CHCL   |                      | 250 |      | ns              |
| <sup>t</sup> w(SCLKL) | Pulse duration, SCLK low to high (see Note 12)                 | <sup>t</sup> CLCH   | See Figure 9         | 250 |      | ns              |
| fCLK                  | SCLK clock frequency (see Note 13)                             |                     |                      | 0.3 | 0.68 | MHz             |
| <sup>t</sup> d1       | Delay time, CS high to SCLK high                               | <sup>t</sup> SHCH   | See Figure 9         | 50  |      | ns              |
| t <sub>d2</sub>       | Delay time, SIO input valid to SCLK high                       | <sup>t</sup> DVCH   |                      | 100 |      | ns              |
| <sup>t</sup> pd1      | Propagation delay time, SCLK high to input level<br>transition | <sup>t</sup> CHDX   | See Figures 9 and 10 | 100 |      | ns              |
| t <sub>pd2</sub>      | Propagation delay time, SCLK high to output valid              | <sup>t</sup> CHQV   |                      |     | 500  | ns              |
| t <sub>pd3</sub>      | Propagation delay time, SCLK low to CS transition              | <sup>t</sup> CLSL   | See Figure 10        |     | 2    | clock<br>period |
| t <sub>d3</sub>       | Delay time, CS low to output Hi-Z                              | <sup>t</sup> SLQZ   |                      |     | 100  | ns              |

NOTES: 12. The ST93C56 chip select, S, must be brought low for a minimum of 250 ns (t<sub>SLSH</sub>) between consecutive instruction cycles per the ST93C56 specification.

13. The SCLK signal is attained by dividing the internal CLK signal frequency by 32.



SLLS274A- APRIL1997 - REVISED MAY 1997

# system timing requirements and switching characteristics over recommended ranges of supply voltage and operating free-air temperature

|                  | PARAMETER                                                                                         | ALT SYMBOL         | FIGURE | TEST<br>CONDITIONS           | MIN | МАХ | UNIT             |
|------------------|---------------------------------------------------------------------------------------------------|--------------------|--------|------------------------------|-----|-----|------------------|
| <sup>t</sup> w1  | Pulse duration, write strobe ( $\overline{IOW}$ )                                                 | <sup>t</sup> WR    | 6      |                              | 2   |     | clock<br>periods |
| t <sub>w2</sub>  | Pulse duration, read strobe ( $\overline{IOR}$ )                                                  | <sup>t</sup> RD    | 5      |                              | 3   |     | clock<br>periods |
| t <sub>w3</sub>  | Pulse duration, reset                                                                             | <sup>t</sup> RST   |        |                              | 1   |     | μs               |
| t <sub>su1</sub> | Setup time, data (D7-D0) valid before $\overline{IOW}$                                            | tDS                | 6      |                              | 10  |     | ns               |
| t <sub>su2</sub> | Setup time, address (A23-A0) valid before $\overline{\text{IOW}}$                                 | tAS                | 6      |                              | 10  |     | ns               |
| t <sub>su3</sub> | Setup time, address (A23-A0) valid before $BALE{\downarrow}$                                      | <sup>t</sup> BALE  | 6      |                              | 10  |     | ns               |
| t <sub>h1</sub>  | Hold time, data (D7-D0) valid after $\overline{IOW}^{\uparrow}$                                   | <sup>t</sup> DH    | 6      |                              | 5   |     | ns               |
| t <sub>h2</sub>  | Hold time, address (A15-A0) valid after $\overline{\mathrm{IOW}}$ $\uparrow$                      | <sup>t</sup> AH    | 6      |                              | 5   |     | ns               |
| t <sub>d4</sub>  | Delay time, address (A15-A0) valid to $\overline{IOCSn} \downarrow$                               | tIOCSf             | 5      |                              |     | 18  | ns               |
| <sup>t</sup> d5  | Delay time, address (A15-A0) invalid to $\overline{IOCSn}$                                        | <sup>t</sup> IOCSr | 5      |                              |     | 14  | ns               |
| <sup>t</sup> d6  | Delay time, address (A23-A0) valid to $\overline{\text{MCSn}}\downarrow$                          | <sup>t</sup> MCSf  | 6      |                              |     | 18  | ns               |
| <sup>t</sup> d7  | Delay time, address (A23-A0) invalid to $\overline{MCSn}$                                         | <sup>t</sup> MCSr  | 6      |                              |     | 14  | ns               |
| t <sub>d8</sub>  | Delay time, $\overline{\text{IOR}}\downarrow$ to $\overline{\text{OEN}}$ n $\downarrow$           | <sup>t</sup> OENf  | 5      |                              |     | 15  | ns               |
| t <sub>d9</sub>  | Delay time, IOR↑ to OENn↑                                                                         | <sup>t</sup> OENr  | 5      |                              |     | 10  | ns               |
| <sup>t</sup> d10 | Delay time, $\overline{IOR}\downarrow$ to data (D7-D0) valid                                      | t∨D                | 5      | After 2-1/2<br>clock periods |     | 25  | ns               |
| <sup>t</sup> d11 | Delay time, $\overline{IOR}$ to data (D7-D0) floating                                             | <sup>t</sup> HZD   | 5      |                              |     | 20  | ns               |
| <sup>t</sup> d12 | Delay time, INTRn $\uparrow$ to IRQm $\uparrow$                                                   | <sup>t</sup> IRQr  | 7      |                              |     | 12  | ns               |
| <sup>t</sup> d13 | Delay time, INTRn $\downarrow$ to IRQm $\downarrow$                                               | <sup>t</sup> IRQf  | 7      |                              |     | 14  | ns               |
| <sup>t</sup> d14 | Delay time, DMA_RQn↑ to CDRQm↑                                                                    | <sup>t</sup> DRQr  | 8      |                              |     | 9   | ns               |
| <sup>t</sup> d15 | Delay time, DMA_RQn $\downarrow$ to CDRQm $\downarrow$                                            | <sup>t</sup> DRQf  | 8      |                              |     | 10  | ns               |
| <sup>t</sup> d16 | Delay time, $\overline{\text{CDACK}}$ m $\downarrow$ to $\overline{\text{DMA}}$ ACKn $\downarrow$ | <sup>t</sup> DACKf | 8      |                              |     | 16  | ns               |
| <sup>t</sup> d17 | Delay time, CDACKm↑ to DMA_ACKn↑                                                                  | <sup>t</sup> DACKr | 8      |                              |     | 12  | ns               |



SLLS274A- APRIL1997 - REVISED MAY 1997



#### **APPLICATION INFORMATION**

NOTES: A. Any three DMA channels can be used.

- B. Number of address lines depends on the programmed I/O and memory block sizes.
- C. Number of data lines is logical device dependent.
- D. OEN0 can be used with either logical device.

Figure 2. TL16PNP200A Application – Mode 0



SLLS274A- APRIL1997 - REVISED MAY 1997

#### **APPLICATION INFORMATION**



NOTES: A. Any five DMA channels can be used.

B. OEN0 and OEN1 can be used with any two logical devices.

Figure 3. Typical Application – Mode 1



SLLS274A- APRIL1997 - REVISED MAY 1997

## **APPLICATION INFORMATION**

#### on-board EEPROM programming

This section describes a simple approach to programming the resource EEPROM in an expansion board that uses the TL16PNP200. This approach involves utilizing a readily available standard EEPROM programmer and a ribbon cable in addition to minor additions to the expansion board.

A connector is needed on the expansion board to provide access to the EEPROM signals as shown in Figure 4. Two jumper wires are used to isolate the EEPROM during programming. Power to the board must be removed before programming. To isolate the  $V_{CC}$  of the EEPROM from the board  $V_{CC}$ , Jumper 2 should be disconnected. This disables the PnP controller and prevents it from driving the EEPROM inputs. Jumper 1 should also be taken off during programming to isolate the D input and Q output. The PnP controller uses a single pin for the EEPROM data input and output.

The ribbon cable plugs into the on-board connector on one end, and the other end has a DIP connector that plugs into the EEPROM programmer.

Programming the EEPROM is achieved by connecting the unpowered board to the programmer using the ribbon cable, removing the jumper wires, and then using the software supplied with the programmer. After programming is complete, the jumper wires are reattached and the board is now ready for testing.

#### hardware required for programming an expansion board EEPROM

The hardware required for programming an expansion board EEPROM is listed in the following bulleted list and shown in Figure 4.

- EEPROM programmer
- Ribbon cable with connectors
- On-board connector and two jumper wires



Figure 4. Programming an Expansion Board EEPROM



SLLS274A-APRIL1997 - REVISED MAY 1997



Figure 5. Read Cycle and I/O Chip Select Timing



Figure 6. Write Cycle and Memory Chip Select Timing



SLLS274A- APRIL1997 - REVISED MAY 1997



#### PARAMETER MEASUREMENT INFORMATION



### PRINCIPLES OF OPERATION

#### PnP card configuration sequence

The PnP logic is quiescent on power up and must be enabled by software.

- 1. The initiation key places the PnP logic into configuration mode through a series of predefined writes to the ADDRESS port (see PnP autoconfiguration ports section).
- 2. A serial identifier is accessed in bit-sequence to isolate the ISA cards. Seventy-two READ\_DATA port reads are required to isolate each card.
- 3. Once isolated, a card is assigned a CSN that is later used to select the card. This assignment is accomplished by programming the CSN register.
- 4. The PnP software then reads the resource-data structure on each card. When all resource capabilities and demands are known, a process of resource arbitration is invoked to determine resource allocation for each card.
- 5. All PnP cards are then activated and removed from the configuration mode. This activation is accomplished by programming the ACTIVE register.

#### PnP autoconfiguration ports

Three 8-bit ports (see Table 5) are used by the software to access the configuration space on each PnP ISA card. These registers are used by the PnP software to issue commands, check status, access the resource data information, and configure the PnP hardware.

The ports avoid conflicts in the installed base of ISA functions, while minimizing the number of ports needed in the ISA I/O space.

| PORT NAME  | LOCATION                              | TYPE       |
|------------|---------------------------------------|------------|
| ADDRESS    | 0×0279 (printer status port)          | Write only |
| WRITE_DATA | 0×0A79 (printer status port + 0×0800) | Write only |
| READ_DATA  | Relocatable in range 0×0203 to 0×03FF | Read only  |

**Table 5. Autoconfiguration Ports** 

The PnP registers are accessed by writing the address of the desired register to the ADDRESS port, followed by a read of data from the READ\_DATA port or a write of data to the WRITE\_DATA port. Once addressed, the desired register may be accessed multiple times through the WRITE\_DATA or READ\_DATA ports.

The ADDRESS port is also the destination of the initiation key writes (see PnP ISA specification).

The address of the READ\_DATA port is set by programming the SET RD\_DATA PORT register. When a card cannot be isolated for a given READ\_DATA port address, the READ\_DATA port address is in conflict. The READ\_DATA port address must then be relocated and the isolation process begun again. The entire range between 0×0203 and 0×3FF is available; however, in practice only a few address locations are necessary before the software determines that PnP cards are not present.



SLLS274A- APRIL1997 - REVISED MAY 1997

## PRINCIPLES OF OPERATION

#### **PnP registers**

PnP card standard registers are divided into three parts: card control, logical device control, and logical device configuration. There is one of each card control register on each ISA card. Card control registers are used for global functions that control the entire card. Logical device control registers and logical device configuration registers are repeated for each logical device. All unimplemented configuration registers are reset to 0 when read.

#### **PnP card control registers**

The PnP card control registers are listed in Table 6. All registers are cleared to 0 on power-up.

| ADDRESS PORT | REGISTER NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ACCESSIBILITY                                  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 0×00         | SET RD_DATA PORT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Write only                                     |
|              | Writing to this register modifies the address port used for reading from the PnP ISA card. We<br>allowed when the card is in the isolation state.Bit [7-0]These bits become I/O port address bits 9-2.                                                                                                                                                                                                                                                                                                                                   | /riting to this register is only               |
| 0×01         | SERIAL ISOLATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Read only                                      |
|              | Reading from this register causes a card in the isolation state to compare one bit of the boa                                                                                                                                                                                                                                                                                                                                                                                                                                            | rd ID.                                         |
| 0×02         | CONFIGURATION CONTROL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Write only                                     |
|              | This 3-bit register consists of three independent commands, which are activated by writing<br>register bits. These bits are automatically reset to 0 by the hardware after the commands ex<br>Bit [2]Bit [2]Writing a 1 to this bit causes the card to reset its CSN and RD-DATA port<br>Bit [1]Bit [1]Writing a 1 to this bit causes the card to enter the wait-for-key st<br>preserved and the logical device is unaffected.Bit [0]Writing a 1 to this bit resets the logical device's configuration registers to the<br>is preserved. | ecute.<br>to zero.<br>ate, but the card CSN is |
| 0×03         | WAKE[CSN]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Write only                                     |
|              | Writing to this register, when the write data [7-0] matches the card CSN, causes the card to g to the isolation state when the write data for this command is zero, or to the configuration stat zero. The pointer to the SERIAL IDENTIFIER is reset.                                                                                                                                                                                                                                                                                    |                                                |
| 0×04         | RESOURCE DATA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Read only                                      |
|              | Reading from this register reads the next byte of resource information from the EEPROM. The polled until its bit 0 is set before this register may be read.                                                                                                                                                                                                                                                                                                                                                                              | ne STATUS register must be                     |
| 0×05         | STATUS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Read only                                      |
|              | Bit [0] When set, this one bit register indicates that it is okay to read the<br>RESOURCE DATA register.                                                                                                                                                                                                                                                                                                                                                                                                                                 | e next data byte from the                      |
| 0×06         | CARD-SELECT NUMBER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Read/write                                     |
|              | Writing to this register sets the CSN of a card, which is uniquely assigned to a card after the This allows each card to be individually selected during a Wake[CSN] command.                                                                                                                                                                                                                                                                                                                                                            | serial identification process.                 |
| 0×07         | LOGICAL DEVICE NUMBER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Read/write                                     |
|              | This register specifies which logical device is being configured.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                |

#### Table 6. PnP Card Control Registers



## **PRINCIPLES OF OPERATION**

#### PnP logical device control registers

The registers in Table 7 are repeated for each logical device. These registers control device functions, such as enabling the device onto the ISA bus.

#### Table 7. PnP Logical Device Control Registers

| ADDRESS PORT |                                                 | REGISTER NAME                                                                                                                                                                                                                                                                                                                  | ACCESSIBILITY                        |
|--------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| 0×30         | ACTIVE                                          |                                                                                                                                                                                                                                                                                                                                | Read/write                           |
|              | Bit [7-1] Th<br>Bit [0] If s                    | whether the logical device is active on the bus.<br>hese bits are reserved and must be set to 0.<br>set, this bit activates the logical device.<br>hes not respond to nor drive any ISA bus signals. Before a logical                                                                                                          | device is activated, I/O range check |
| 0×31         | I/O RANGE CHECK                                 |                                                                                                                                                                                                                                                                                                                                | Read/write                           |
|              | Bit [7-2] Th<br>Bit [1] If<br>in:<br>Bit [0] If | to perform a conflict check on the I/O port range programmed f<br>nis bit is reserved and must be set to 0.<br>bit is set, the I/O range check is enabled. I/O range check is on<br>active.<br>bit 0 is set, the logical device responds to I/O and reads to its a<br>bit 0 is clear, the logical device responds with a 0×AA. | ly valid when the logical device is  |

#### PnP logical device configuration registers

The registers in Table 8 program the device ISA bus resource use and are repeated for each logical device. Registers in the ISA PnP specification that are not implemented in the TL16PNP200A are reset to 0 when read, except for the unimplemented DMA channel select descriptor 1 (0x75) which returns a 4 when read.

#### Table 8. PnP Logical Device Configuration Registers

| ADDRESS PORT | REGISTER NAME                                                                                                                                                                                                                                         | ACCESSIBILITY |  |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|
| 0×40         | MEMORY BASE ADDRESS [23-16]                                                                                                                                                                                                                           | Read/write    |  |  |  |
|              | This register indicates the selected memory base address of bits 23-16.                                                                                                                                                                               |               |  |  |  |
| 0×41         | MEMORY BASE ADDRESS [15-8]                                                                                                                                                                                                                            | Read/write    |  |  |  |
|              | This register indicates the selected memory base address of bits 15-8.                                                                                                                                                                                |               |  |  |  |
| 0×42         | MEMORY CONTROL                                                                                                                                                                                                                                        | Read/write    |  |  |  |
|              | Bit 1 specifies 8 by 16-bit control. When set bit 1 indicates 16-bit memory, and cleared to ind Bit 0 is read-only. It is internally set to 1 indicating that the next field is the upper limit for th supports memory upper limit, not range length. |               |  |  |  |
| 0×43         | MEMORY UPPER LIMIT ADDRESS [23–16]                                                                                                                                                                                                                    | Read/write    |  |  |  |
|              | This register indicates the selected memory upper limit address of bits 23-16.                                                                                                                                                                        |               |  |  |  |
| 0×44         | MEMORY UPPER LIMIT ADDRESS [15-8]                                                                                                                                                                                                                     | Read/write    |  |  |  |
|              | This register indicates the selected memory upper limit address of bits 15-8.                                                                                                                                                                         |               |  |  |  |
| 0×60         | I/O PORT BASE ADDRESS [15-8]                                                                                                                                                                                                                          | Read/write    |  |  |  |
|              | This register indicates bits 15-8 of the base address that are to be used for the selected I/O address range.                                                                                                                                         |               |  |  |  |
| 0×61         | I/O PORT BASE ADDRESS [7-0]                                                                                                                                                                                                                           | Read/write    |  |  |  |
|              | This register indicates bits 7-0 of the base address that are to be used for the selected I/O address range.                                                                                                                                          |               |  |  |  |



SLLS274A-APRIL1997 - REVISED MAY 1997

## PRINCIPLES OF OPERATION

#### Table 9. PnP Logical Device Configuration Registers (continued)

| ADDRESS PORT | REGISTER NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ACCESSIBILITY                  |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|
| 0×70         | INTERRUPT REQUEST LEVEL SELECT                                                                                                                                                                                                                                                                                                                                                                                                                                    | Read/write                     |  |  |
|              | This register indicates the selected interrupt level. Bits [3-0] select which interrupt level supports all 11 interrupts available on the ISA bus.                                                                                                                                                                                                                                                                                                                | is used. The TL16PNP200A       |  |  |
| 0×71         | INTERRUPT REQUEST TYPE SELECT                                                                                                                                                                                                                                                                                                                                                                                                                                     | Read/write                     |  |  |
|              | This register indicates which type of interrupt is used for the selected IRQ.<br>Bit[1] : Level, 1 = high, 0 = low<br>Bit[0] : Type, 1 = level, 0 = edge                                                                                                                                                                                                                                                                                                          |                                |  |  |
|              | Note that at the IRQ outputs of the TL16PNP200A, the interrupt type is the same as the type of the programmed type.                                                                                                                                                                                                                                                                                                                                               | at the INTR inputs, regardless |  |  |
| 0×74         | DMA CHANNEL SELECT                                                                                                                                                                                                                                                                                                                                                                                                                                                | Read/write                     |  |  |
|              | This register indicates the selected DMA channel. Bits 2-0 select which DMA channel is in use: 000 selects DMA channel 0, 111 select DMA channel 7. DMA channel 4, the cascade channel indicates no DMA channel is active. The TL16PNP200A supports three DMA channels to select from in Mode 0 and five in Mode 1. The DMA mapping register, loaded on power-up, tells the device which DMA channels are connected to it (see the defaults description section). |                                |  |  |

#### EEPROM

The TL16PNP200A interfaces to the SGS Thomson EEPROM ST93C56/66 or an equivalent. The EEPROM provides the PnP resource data and power-up defaults.

#### memory organization

The EEPROM must be organized as 128/255 words multiplied by 16 bits; therefore, its ORG terminal must be connected to  $V_{CC}$  or left unconnected. The memory organization for the EEPROM is shown in Table 10.

#### Table 10. EEPROM Memory Organization



#### **EEPROM READ (see Figure 9 and 10)**

This device only supports read transactions. The READ op code instruction (number10) must be sent into the EEPROM. The op code is then followed by an 8-bit-long address for the 16-bit word. The READ op code with accompanying address directs the EEPROM to output serial data on the EEPROM data terminals D and Q, which is connected to the TL16PNP200A bidirectional serial data bus (SIO). Specifically, when a READ op code and address are received, the instruction and address are decoded and the addressed EEPROM data is transferred into an output shift register in the EEPROM. Each read transaction consists of a start bit, 2-bit op code (number10), 8-bit address, and 16-bit data. The TL16PNP200A does not accommodate the auto-address next word feature of the EEPROM.



SLLS274A- APRIL1997 - REVISED MAY 1997

### PRINCIPLES OF OPERATION

#### **READ op code transfer (see Figure 9)**

Initially, the chip select signal, S, of the EEPROM, which connects to the TL16PNP200A EEPROM chip select (SCS), is raised. The data D and Q of the EEPROM then sample the TL16PNP200A (SIO) line on the following rising edges of the TL16PNP200A clock SCLK, until a 1 is sampled and decoded by the EEPROM as a start bit. The SCLK signal of the TL16PNP200A connects to the EEPROM clock C. The READ op code (number10) is then sampled on the next two rising edges of SCLK. The TL16PNP200A sources the op code at the falling edges of SCLK.



NOTE A: The corresponding TL16PNP200A terminal names are provided in parentheses. D/Q indicates that D and Q terminals in the EEPROMs are tied together with a 2-kΩ resistor.

Figure 9. READ Op Code Transfer

#### **READ** address and data transfer (see Figure 10)

After receiving the READ op code, the EEPROM samples the READ address on the next eight rising edges of SCLK. The device sources the address at the falling edge of SCLK. The EEPROM then sends out a dummy bit 0 on the D/Q line, which is followed by the 16-bit data word with the MSB first. Output data changes are triggered by the rising edges of SCLK. The data is also read by the TL16PNP200A on the rising edges of SCLK.



NOTE A: The corresponding TL16PNP200A terminal names are provided in parentheses. D/Q indicates that D and Q terminals in the EEPROMs are tied together with a 2-k $\Omega$  resistor.

Figure 10. READ Address and Data Transfer



SLLS274A- APRIL1997 - REVISED MAY 1997

**MECHANICAL INFORMATION** 

PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice.



#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------|
| TL16PNP200APH    | OBSOLETE              | QFP             | PH                 | 80                  | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated