# $MX \cdot CDM, INC.$ # **MX709** ## Voice Store Retrieve CVSD Codec ## **FEATURES:** - Delta Modulation Encoding - Bytewide Storage and Control - Programmable Sampling Rate and Filter - Low Power CMOS Requirements - Microprocessor-Friendly ## **APPLICATIONS:** - Digital Speech Communications - Digital Scrambling - Voice Message Mailbox - Speech Analysis - Voice Multiplexing - Speech Compression MX709J (CDIP) MX709P (PDIP) 28 pins ## **DESCRIPTION:** The MX709 is a continuously variable slope delta modulation (CVSD) codec for a wide variety of digital audio processing applications. Its primary use is in microprocessor-controlled voice storage and retrieval systems. In the encode mode, audio input signals are band-limited by a lowpass filter and digitized by a CVSD 1-bit serial encoder. After conversion to 8-bit parallel format, encoded data is read to the data bus for storage in memory. In the decode mode, memory contents written into the data bus are converted back to 1-bit serial form and decoded by a CVSD decoder. The decoder output is lowpass filtered and output as retrieved audio. The audio encode/decode functions are independently controlled, permitting concurrent or asynchronous VSR operations. Time and frequency companding is available via independently programmable encode/decode data rates and filter cut-offs. Support of VOX functions and "Pause" memory management is provided by the power assessment register. This register contains two 4-bit numbers representing the average signal levels into the data encoder and a replica encoder over a programmable averaging period. The device instruction set includes input/output signal switching and a standby powersave function. The MX709 is a low power CMOS circuit and requires only a single 5V supply. ## PIN ## FUNCTION/DESCRIPTION ## MX709J, P MX709LH 1 Xtal/Clock: Output of a clock oscillator inverter. 3 A<sub>1...</sub> } Table These pins determine which register may be addressed via the I/O Port. | Ao | A <sub>1</sub> | $R/\overline{W}$ | Register | |----|----------------|------------------|-----------------| | 0 | 0 | 0 | 'A' instruction | | 1 | 0 | 0 | 'B' instruction | | 0 | 1 | 0 | Decoder | | 1 | 1 | 0 | No register | | 0 | 0 | 1 | Status | | 1 | 0 | 1 | Power | | 0 | 1 | 1 | Encoder | | 1 | 1 | 1 | No register | - 5 $\overline{CS}$ : Chip select input, this input has 1M $\Omega$ pullup to $V_{DD}$ . - 6 Do- $D_1$ 7 8 $D_2$ 9 $D_3$ - I/O port 10 D4 11 $D_5$ D<sub>6</sub> 12 13 - 14 IRQ: Interrupt request output (100KΩ pullup), this pin is the output of the interrupt request generator. This device can be "wire OR'd" with other active low components. See section on Interrupt Requests. - 15 No Connection - 16 No Connection - 17 Analog output B: (See Fig. 4.) - 18 Analog output A: (See Fig. 4.) - V<sub>Blas</sub>: This is the bias or analog ground pin and is internally set to V<sub>DD</sub>/2. It should be decoupled to V<sub>S</sub> with a capacitor of 1.0μF (min.). - 20 Analog input A: (See Fig. 2, Note 4 and Fig.4) - 21 V<sub>DD</sub>: Positive supply. - 22 Analog input B: (See Fig. 2, Note 4 and Fig. 4) - 23 No Connection. - 24 Analog input C: This is the analog input to the power encoder. - 25 Analog output A/B: (See Fig. 4.) - 26 No Connection. ## **MX709 PIN FUNCTION TABLE** ## PIN ## **FUNCTION/DESCRIPTION** ## MX709J, P MX709LH - 27 V<sub>ss</sub>: Negative supply. - 28 Xtal/Clock Input: This is the input to the clock oscillator inverter. 1MHz Xtal input or externally derived clock is injected at this pin. #### NOTES: - R<sub>2</sub>, C<sub>2</sub> forms a lowpass filter input to "C" input power assessment circuit. The values shown represent a 820 Hz lowpass although other cutoff frequencies may be selected depending on the application. - 2. Additional decoupling may be necessary for noisy supplies. - 3. To prevent unwanted internal oscillations at the Encoder Input pins, the source impedance to these inputs must be less than 1 Kohm. Ideally, the source impedance should be less than 50 ohms to minimize granular noise. # FIG. 2: EXTERNAL COMPONENT CONNECTIONS | Component References | | | | | |----------------------|-----------|-----------|--|--| | Component | Value | Tolerance | | | | R, | >1M | ±10% | | | | R <sub>2</sub> | 5.6k | ±10% | | | | C <sub>G</sub> | 68p | | | | | C <sub>D</sub> | 33p | | | | | C, | 0.1μ | ±20% | | | | C <sub>2</sub> | .033p | ±20% | | | | C <sub>3</sub> | 0.1μ | ±20% | | | | C <sub>4</sub> | 0.1μ | ±20% | | | | C <sub>5</sub> | 1.0µ min. | ±20% | | | | C <sub>6</sub> | 0.1μ | ±20% | | | ### **ANALOG SWITCHING** Frequency and Data Rate Control Six bits of Instruction Register A (D<sub>2</sub>·D<sub>7</sub>) control the data rates of the encoder and decoder and the bandwidths of the filters for the encoder and decoder. The configuration of the frequency dividers is as shown in the diagrams below and obtainable combinations of frequencies with various input clocks are listed. | TEM. | Clock | Encoder Clock<br>Programming Bits<br>in Register A | Decoder Clock<br>Programming Bits<br>in Register A | Filter<br>Clock<br>(Hz) | Lowpass<br>Filter BW<br>pb. ±1dB | Data<br>Clock<br>(kbs) | |--------|----------|----------------------------------------------------|----------------------------------------------------|-------------------------|----------------------------------|------------------------| | | 2MHz | 010xxxxx | xxx010xx | 125k | 3320 | 62.5 | | | " | 011xxxxx | xxx011xx | 125k | 3320 | 31.25 | | | ** | 110xxxxx | xxx110xx | 100k | 2656 | 50.0 | | | | 111xxxxx | xxx111xx | 100k | 2656 | 25.0 | | | 1MHz | 000xxxxx | xxx000xx | 125k | 3320 | 31.25 | | | " | 001xxxxx | xxx001xx | 125k | 3320 | 15.625 | | | " | 010xxxxx | xxx010xx | 62.5k | 1660 | 31.25* | | | | 011xxxxx | xxx011xx | 62.5k | 1660 | 15.625* | | | " | 100xxxxx | xxx100xx | 100k | 2656 | 25.0 | | | " | 101xxxxx | xxx101xx | 100k | 2656 | 12.5 | | | " | 110xxxxx | xxx110xx | 50k | 1328 | 25.0* | | | " | 111xxxxx | xxx111xx | 50k | 1328 | 12.5* | | | 2.048MHz | 010xxxxx | xxx010xx | 128k | 3400 | 64.0 | | | " | 011xxxxx | xxx011xx | 128k | 3400 | 32.0 | | | III o" | 110xxxxx | xxx110xx | 102.4k | 2720 | 51.2 | | | " | 111xxxxx | xxx111xx | 102.4k | 2720 | 25.6 | | | 1.024MHz | 000xxxxx | xxx000xx | 128k | 3400 | 32.0 | | | " | 001xxxxx | xxx001xx | 128k | 3400 | 16.0 | | | | 010xxxxx | xxx010xx | 64k | 1700 | 32.0* | | 100.11 | " | 011xxxxx | xxx011xx | 64k | 1700 | 16.0* | | | .11 | 100xxxxx | xxx100xx | 102.4k | 2720 | 25.6 | | 6 | " | 101xxxxx | xxx101xx | 102.4k | 2720 | 12.6 | | | " | 110xxxxx | xxx110xx | 51.2k | 1360 | 25.6* | | | " | 111xxxxx | xxx111xx | 51.2k | 1360 | 12.6* | | M TE | 614.4kHz | 001xxxxx | xxx001xx | 76.8k | 2040 | 9.6* | | | 768.0kHz | 101xxxxx | xxx101xx | 76.8k | 2040 | 9.6* | Table 1 Possible combinations of clock input frequency, filter cutoff (Hz) and Data Clock (kbs) <sup>\*</sup>Caution: Although possible, the Codec insertion loss is not according to the specification at these settings. # **Register Truth Tables** The following tables describe the function of each bit within each register. 'Address Input' logic states are shown in the top right hand corner of each table. The following registers are described below: **INSTRUCTION REGISTER 'A'** $A_0$ Instruction Register 'A' [IRA] Instruction Register 'B' [IRB] Status Register Power Register [SR] IRA [PR] | | | MOTIOGRAPIEN A | | | | | |----------------|--------------------------------------|----------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Function<br>Name | Logic<br>State | References | NOTES | | | | Do | Encoder<br>Idle | | SRD <sub>3</sub> | D <sub>0</sub> sets the encoder idle/normal mode of operation. | | | | | | 1 | | FORCED: Forces the encode register to fill with a 1010101 idle pattern. Note: incoming encoded data is still available for the power assessment circuits. | | | | | | 0 | | <b>NORMAL:</b> Allows the encode register to fill with encoded data. Data is transferred to the encode buffer during the last bit of the encode byte. | | | | D <sub>1</sub> | Decoder<br>Data | | SRD₄ | D <sub>1</sub> determines the source of data for the decoder. | | | | | Source | 1 | | <b>ENCODER:</b> Internally connects the output of the encode register to the input of the decode register. This condition effectively connects the audio straight through. The encoded data may still be accessed via the encode buffer, and data bus. | | | | | | 0 | | Fills the decoder register with idle pattern. In either case data may be loaded into the decoder register via the data bus. This automatically overwrites the current contents of the decoder register. | | | | D <sub>2</sub> | Decode<br>Data Rate | | Fig. 5<br>Table 1 | D <sub>2</sub> sets the Decode data rate divider. | | | | | Clock | 1 | Table 1 | ÷ 8 | | | | | Divider | 0 | | ÷ 4 | | | | D <sub>3</sub> | Decode<br>Filter<br>Clock<br>Divider | | Fig. 5<br>Table 1 | D <sub>3</sub> sets the Decode Filter Clock Divider and hence the Filter Cut-off Frequency. | | | | | | 1 | | ÷ 2 | | | | | | 0 | | ÷ 1 | | | | D <sub>4</sub> | Decode<br>Master<br>Clock | | Fig. 5<br>Table 1 | D <sub>4</sub> sets the Decode Master clock divider. | | | | | Divider | 1 | | ÷ 10 | | | | | | 0 | | ÷ 8 | | | A<sub>o</sub> = 0 = 0 #### **INSTRUCTION REGISTER 'A'** IRA = 0Function Logic NOTES State References Bit Name $D_5$ D<sub>5</sub> sets the Encode Data Rate Divider. Encode Table 1 Clock ÷ 8 Divider 1 ÷ 4 0 D<sub>6</sub> sets the Encode Filter Clock Divider and hence the $D_6$ Encode filter cut-off frequency. Filter Clock Table 1 ÷ 2 Divider 1 0 ÷ 1 D<sub>7</sub> sets the Encode Master Clock Divider $D_7$ Encode Table 1 ÷ 10 1 Master ÷ 8 0 Clock Divider | IRB | INSTRUCTION REGISTER 'B' | | | | | | A <sub>o</sub><br>A <sub>1</sub><br>R/W | = 1<br>= 0<br>= 0 | | | |------------------|--------------------------|----------------|------------|----------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----------------------------------------|----------------------------------------------------------------------|-----------------------------|--------------------| | Bit | Function<br>Name | Logic<br>State | References | | | | | NOTES | | | | D <sub>0</sub> = | Page Size Se | t | | D <sub>o</sub> -D - | = 8 | the "<br>serial | pag | e size" in Encod<br>a bits) in accorda | e Data byte<br>ance with th | s. (one<br>e table | | D <sub>1</sub> | | | | | D <sub>1</sub> | Do | 1 | PAGE BYTES | Page perio | | | | | | | 0 | 0 | 0 | | 32 | 8ms | | | | 1 | | | 0 | 0 | 1 | | 64 | 16ms | Œ. | | | ( | | | ŏ | 1 | ò | | 96 | 24ms | | | | | | | o | 1 | 1 | | 128 | 32ms | | | 02 - | _ | | | 1 | ò | ò | | 160 | 40ms | ; | | | | | | 1 | ŏ | 1 | - | 192 | 48ms | 6 | | | | | | 1 | 1 | Ó | | 224 | 56ms | 3 | | | | | | 1 | 1 | 1 | : | 256 | 64ms | 3 | | | | | | Pag | ge Pe | riod ( | sec | ) = 8 × Page By | tes/Data Ra | te (b/s | | D <sub>3</sub> | "A/B"<br>Encode | | Fig. 4 | D <sub>3</sub> de | efine<br>der v | s whi | ch a | udio input A or B<br>code filter. (See fi | is connecte<br>ig. 4). | d to the | | | | 0 | | input<br>The | t to th | e end | code<br>r" p | ": Internally condense filter input. in outputs filtere D/2. | | | | | | 1 | | inpu<br>The | t to th | e end | code | ": Internally cont<br>e filter input.<br>in controls filtere<br>p/2. | | | # **INSTRUCTION REGISTER 'B'** | A <sub>o</sub> | = 1 | | |----------------|-----|--| | A <sub>1</sub> | = ( | | | R/W | = ( | | | Bit | Function<br>Name | Logic<br>State | References | NOTES | |----------------|---------------------------|----------------|------------|-----------------------------------------------------------------------------------------------------------------------------------| | D <sub>4</sub> | Switch<br>Audio<br>Output | | Fig. 4 | D <sub>4</sub> controls the Output Audio Switch to determine which source audio is connected to Audio Output "A" pin. | | 2. | "A" | 1<br>0 | | Input "A" to Output "A" (direct). Decoder to Output "A." | | D <sub>5</sub> | Switch<br>Audio<br>Output | | Fig. 4 | D <sub>5</sub> controls the Output Audio Switch to determine which source audio is connected to Audio Output "B" pin. | | | "B" | 1 | | Decoder to Output "B." Input "B" to Output "B" (direct). | | D <sub>6</sub> | Powersave | | | D <sub>6</sub> controls the enablement and disablement of all analog circuit elements. | | | | 1 | | <b>POWERSAVE MODE:</b> Disables the circuit elements, thereby effectively reducing current consumption. | | | | 0 | | OPERATING MODE: All circuit elements enabled. | | | | | | <b>NOTE:</b> During POWERSAVE, inputs are biased $V_{DD}/2$ . Outputs are biased $V_{DD}/2$ if IRB $D_4/D_5$ are set to "direct." | | D <sub>7</sub> | Power<br>Sensitivity | | | D <sub>7</sub> determines the sensitivity range of the power measuring circuits. | | | | 1 | | <b>HIGH:</b> Low power input, assessment circuits have + 12dB gain over LOW Setting. | | | | 0 | | LOW: Normal power assessment sensitivity range. | | | | | | <b>NOTE:</b> High input levels in the HIGH condition may lead to overflow, producing an ambiguous reading. | | Bit | Function<br>Name | Logic<br>State | References | NOTES | |----------------|-------------------------|----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D <sub>0</sub> | Encode<br>Data<br>Ready | 1 | | D <sub>0</sub> indicates that a byte of data has been encoded and can be read from the encode buffer. <b>READ BYTE:</b> Set high during the last bit of the byte shifted into the encode register. This condition causes an interrupt request. | | | | 0 | | NOT READY/OVERSPILL: This condition occurs when: 1. The last data byte in the encode data register has been read. 2.Encode data overspill bit = 1 i.e. SRD <sub>3</sub> = 1. | | D <sub>1</sub> | Decode<br>Data<br>Ready | | | D <sub>1</sub> indicates that a byte of data has been decoded and a new byte should be written to the decode buffer. | | | riousy | 1 | SRD₄ | <b>WRITE BYTE:</b> This condition occurs when the decode register has been loaded from its buffer, i.e. after the las bit of the previous byte has been clocked out of the register. | | | | 0 | | NOT READY/OVERSPILL: This condition occurs when data has been written into the decode buffer or the decode data overspill condition is valid (SRD <sub>4</sub> = 1). | | D <sub>2</sub> | Page<br>Ready | | | This bit indicates that a page of bytes has been encoded. | | | | 1 | | <b>READ PAGE:</b> This condition occurs when the page counter has completed the last byte of a page. This is after power measurements have been written into PRD <sub>0</sub> to PRD <sub>7</sub> inclusive. | | | | 0 | SRD <sub>5</sub> | NOT READY/OVERSPILL: This condition occurs when<br>Power Register "PR" has been read or the page over-<br>spill condition is valid. | | D <sub>3</sub> | Encode<br>Overspill | 1 | | <b>OVERSPILL:</b> Indicates that the encode data was not read between two consecutive "encode data ready" flags. Encoded data bytes have been lost, and no further bytes will be transferred to the encode buffer. | | | | 0 | | NORMAL: This condition occurs when data has been read from the encode buffer, following a data ready flag. SRD <sub>0</sub> = 1, or by writing to the decode buffer if both encode and decode overspill bits are set. | | e | • | • | • | |---|---|---|---| | 2 | • | r | 4 | # STATUS REGISTER A<sub>0</sub> A<sub>1\_\_</sub> = 0= 0 | w | = | • | |---|---|---| | | Function | Logic | 76 N 1987 C - 1 C 1 N 1997 C - 1 | R/W = 1 | |----------------|---------------------|-------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | State | References | NOTES | | D <sub>4</sub> | Decode<br>Overspill | 1 | | <b>OVERSPILL:</b> When this bit is set data transfer from the decode buffer to the decode register is inhibited. If the "DECODER/ENCODER BUS" ( <b>IRAD</b> <sub>1</sub> ) is not set then the decode register will fill with idle pattern. | | | | 0 | | <b>NORMAL:</b> This condition occurs when data has been written to the decode buffer following a data ready flag, SRD <sub>1</sub> = 1, or by reading the contents of the encode buffer if both encode and decode overspill bits are set. | | D <sub>5</sub> | Page<br>Overspill | 1 | | <b>OVERSPILL:</b> This state indicates that the power register was not read before the next page was completed. | | | | 0 | | NORMAL: Power register "read" or IRB written. | | PR | POWER REGISTER | | | | = 1<br>= 0<br>= 1 | |----------------------------------------------------|--------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------| | Bit | Function<br>Name | Logic<br>State | NOTES | | | | D <sub>0</sub> | "A/B" Power<br>LSB | | $\rm D_0\text{-}D_3$ represent the average signal level of the last pa range from + 6dBm to - 24dBm (at 1kHz) for the A or E 775mVRMS) | ge of data<br>3 input. (0d | in the<br>Bm = | | D <sub>1</sub><br>D <sub>2</sub><br>D <sub>3</sub> | "A/B" Power<br>MSB | | The relationship between binary value and signal le dependent and exhibits pre-emphasis characteristics. (s | vel is freq<br>see fig. 8.) | uency | | D <sub>4</sub> | "C" Power<br>LSB | | | | | | D <sub>5</sub> | | | $D_4\text{-}D_7$ represent the average signal level of the last parange from $+$ 6dBm to - 24dBm (at 1kHz) for the C inpu | ge of data<br>t. | in the | | D <sub>6</sub><br>D <sub>7</sub> | "C" Power<br>MSB | | | | | ## Interrupts Three conditions can cause interrupt requests to the host microprocessor. - (i) The encoder buffer contains an unread byte of data which is the most recent byte encoded. - (ii) The decode buffer is ready to receive the next consecutive byte for decoding. - (iii) The power register contains a power assessment for the most recent whole page encoded. The status register indicates which of the above conditions are true. If an interrupt condition remains unserviced and the condition becomes irrecoverably untrue, the status bit is cleared, the corresponding overspill bit is set, and further interrupts are automatically inhibited. Also the encode and decode data buffers retain the data present when the data bit was set, i.e. register-buffer update is inhibited. The power register is updated at all times. Condition (i) is serviced by a valid address to the encode buffer. Condition (ii) is serviced by a valid address to the decode buffer. If conditions (i) and (ii) have both become UNTRUE, servicing either buffer resets both to a clear start position. Condition (iii) is serviced by reading the Power Register. ## The C Input By careful selection of the audio frequency filtering to the C input, the A/B and C power words can be used in the processor to provide frequency as well as power information. This facility could be used for word, pause or voice recognition. ## MX709 ELECTRICAL SPECIFICATIONS ## Absolute Maximum Ratings Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied. | not implica. | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|--| | Supply voltage | | -0.3V to 7.0V | | | Input voltage at any pin (ref. V <sub>ss</sub> = OV) | $-0.3V$ to $(V_{DD} + 0.3V)$ | | | | Output sink/source current (total) | | 20mA | | | Operating temperature range: | MX709J | -30°C to + 85°C | | | The Annual State of the Control of the State | MX709LH,P | -30°C to + 70°C | | | Storage temperature range: | MX709J | -55°C to + 125°C | | | | MX709LH,P | -40°C to + 85°C | | | | | | | # **Operating Limits** All characteristics measured using the following parameters unless otherwise specified: $V_{DD}=5V$ , $T_{amb}=25^{\circ}C$ , $\varnothing=f_{in}=1MHz$ | | | | | | 75 10 | |-----------------------------|----------|-----|-----|-----|-----------| | Characteristics | See Note | Min | Тур | Max | Unit | | Static Characteristics | | | | | | | Supply Voltage | | 4.5 | 5.0 | 5.5 | V | | Supply Current | | _ | 6 | - | mA | | Supply Current (Power Save) | | _ | 1 | _ | mA | | Supply Ripple | | _ | 50 | - | mV | | Input Impedance (Audio) | | 100 | - | - | $k\Omega$ | | Output Impedance (Audio) | | _ | - | 6 | $k\Omega$ | | Input Logic '1' | | 3.5 | 1 | _ | V | | Input Logic '0' | | _ | | 1.5 | V | | Output Logic '1' | 1 | 3.5 | _ | _ | V | # MX709 ELECTRICAL SPECIFICATIONS (cont.) | Characteristics | See Note | Min | Тур | Max | Unit | | | |--------------------------------|----------------------------------------|------|-----|------|------------|--------|--| | Static Characteristics (co | nt.) | | | | | | | | Output Logic '0' | 1 | _ | | 1.5 | V | | | | Input Current (Logic I/P's | | _ | · | 1.0 | μA | | | | Input Capacitance (Logic | | _ | | 7.5 | pF | | | | Output Logic '1' Source of | 2 | _ | · | 120 | μA | | | | Output Logic '0' Sink curr | 3 | | _ | 360 | μА | | | | Three State output leakage | | _ | _ | 4 | μA | | | | <b>Dynamic Characteristics</b> | <del>-5</del> 0 | | | | | a rest | | | Audio Input Level | | _ | 500 | | mV (rms) | | | | Insertion Loss (Direct) | 4, 7 | -1.5 | - | +1.5 | dB | | | | Attenuation distortion (Se | e fig. 6) | | | | 50 600TH | 27-TC | | | Clock bit Rate | 5 | 8 | - | 64 | k bits/sec | | | | Idle Channel Noise | 4, 6 | _ | 2.5 | _ | mV (rms) | | | | Signal/Noise Ratio (see fi | g. 8) | | | | | () | | | Timing Information | 10000000000000000000000000000000000000 | | | | | | | | Address Set up time | (tAS) | 8 | 50 | _ | _ | ns | | | Read Write Set up time | (tRWS) | 8 | 50 | _ | - | ns | | | Address Hold time | (tAH) | 8 | 0 | - | · — | ns | | | Read Write Recovery | | | | | | | | | time | (tRWR) | 8 | 0 | - | _ | ns | | | Chip Select Access | | | | | | | | | time | (tACS) | 8 | _ | _ | 250 | ns | | | Output Hold time | | | | | | 00070 | | | (read) | (tOHR) | 8 | 0 | _ | 100 | ns | | | Data Set up time | | | | | 0,676,67 | 10/050 | | | (write) | (tDSW) | 8 | 150 | _ | _ | ns | | | Data Hold time | | | | | | | | | (write) | (tDHW) | 8 | 50 | - | _ | ns | | #### Notes - Load 50pF, 200kΩ - 2. $V_{out} = 4.6V$ , not pins 12 $\overline{(IRQ)}$ and 15 $\overline{(Wait)}$ , these pins have 100k $\Omega$ pullups to VDD. - 3. $V_{out} = 0.4V$ - 4. Measured from Codec audio input to audio output. - 5. 2.048MHz master clock ÷ 32 - 6. 32kHz clock. - 7. For a load of $> 100k\Omega$ , serial switch impedance is $3k\Omega$ /switch (See Fig. 4). - 8. See Figure 7 Timing Diagram # **Typical Performance** ## ORDERING INFORMATION PC7090 EVKIT comprises: Plug-in printed circuit board. Program on floppy disk. Instruction manual. Loudspeaker. Microphone. Physical dimensions PCB 13.4 in. × 3.94 in.