## M5003/M5004 Series High Precision FR-4 Based Surface Mount HPVCXO - Excellent stability inclusive of all variations and 20 year life - Ideal for SONET, PCS base stations and reference clock applications \* APR includes stability over temperature, initial tolerance, and aging. Contact the factory for 5.0 V availability. ## **Pad Connections** | PIN | FUNCTION | | | | |-----|-----------------|--|--|--| | 1 | Control Voltage | | | | | 2 | Tri-state | | | | | 3 | Ground | | | | | 4 | Output 1 | | | | | 5 | N/C or Output 2 | | | | | 6 | +Vdd | | | | M-tron reserves the right to make changes to the product(s) and service(s) described herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of such product. ## M5003/M5004 Series High Precision FR-4 Based Surface Mount HPVCXO | | | | | l | | I | | | | |---------------------------|----------------------------------|---------------------|-------------------------------------------|----------------------------|---------------|--------|----------------------------|--|--| | ions | PARAMETER | Symbol | Min. | Тур. | Max. | Units | Condition | | | | | Frequency Range | F | 1 | | 160 | MHz | LVCMOS | | | | | | | 1 | | 800 | MHz | LVPECL/LVDS | | | | | Frequency Stability <sup>1</sup> | ∆F/F | (See C | ordering | Information) | | | | | | | Operating Temperature | TA | (See C | (See Ordering Information) | | | | | | | | Input Voltage | Vcc/Vdd | 3.0 | 3.3 | 3.6 | VDC | LVCMOS/LVPECL/LVDS | | | | | Input Current <sup>2</sup> | lcc/ldd | 5 | | 50 | mA | LVCMOS | | | | | | | 5 | | 75 | mA | LVDS | | | | | | | 50 | | 120 | mA | LVPECL | | | | | Symmetry (Duty Cycle) | | (See C | (See Ordering Information) | | | | | | | | Load | | 2 TTL or 15 pF Max. | | | | LVCMOS/TTL | | | | | | | 50 Ohr | ns to Vo | c -2 VDC | | LVPECL | | | | | | | 50 Ohr | 50 Ohm Differential Load | | | LVDS | | | | | Rise/Fall Time | Tr/Tf | 2 | | 10 | ns | LVCMOS | | | | icat | | | 0.25 | | 3 | ns | LVPECL/LVDS | | | | Scif | Logic "1" Level | Voh | 2.5 | | | VDC | LVCMOS | | | | Sp | | | 2.2 | | 2.4 | VDC | LVPECL | | | | Electrical Specifications | | | 1.375 | | | VDC | LVDS | | | | | Logic "0" Level | Vol | | | 0.5 | VDC | LVCMOS | | | | | | | 1.4 | | 1.7 | VDC | LVPECL | | | | | | | | | 1.125 | VDC | LVDS | | | | | Phase Jitter | φJ | | | 4 | ps RMS | Integrated 12 kHz - 20 MHz | | | | | | | | | | | Or 50 kHz to 80 MHz | | | | | Phase Noise | | -105 dl | Bc/Hz at | 10 kHz typ. a | LVPECL | | | | | | Aging | | | | 6 | ppm | 20 years | | | | | Modulation Bandwidth | fm | 10 | | | kHz | -3 dB | | | | | Control Voltage | Vc | 0.3 | | 3.0 | V | LVCMOS/LVPECL/LVDS | | | | | Center Frequency | Vc0 | | 1.65 | | V | LVCMOS/LVPECL/LVDS | | | | | Pullability | APR | (See Ordering Information) | | | | Over control voltage | | | | | Linearity | | | | 10 | % | | | | | | Tri-State Function | | Logic Level "1" for enabled output(s) | | | | | | | | | | | Logic Level "0" for disabled output(s) | | | | | | | | Environmental | | | | | | | | | | | | Mechanical Shock | Per MIL-S | Per MIL-STD-202, Method 213, Condition E | | | | | | | | | Thermal Shock | Per MIL-S | Per MIL-STD-883, Method 1011, Condition A | | | | | | | | Vir. | Vibration | Per MIL-S | er MIL-STD-883, Method 2007, Condition A | | | | | | | | 🖺 | Reflow Solder Conditions | 240°C for 10 s max. | | | | | | | | | | | <u> </u> | | | | | | | | $<sup>1. \ \, \</sup>textbf{Stability includes initial tolerance, deviation over temperature, supply and load variation, and aging for 20 years @ 25°C.}\\$ <sup>2.</sup> Actual value of this parameter is frequency dependent.