# ADC0852/ADC0854 Multiplexed Comparator with 8-Bit Reference Divider ### **General Description** The ADC0852 and ADC0854 are CMOS devices that combine a versatile analog input multiplexer, voltage comparator, and an 8-bit DAC which provides the comparator's threshold voltage (V<sub>TH</sub>). The comparator provides a "1-bit" output as a result of a comparison between the analog input and the DAC's output. This allows for easy implementation of set-point, on-off or "bang-bang" control systems with several advantages over previous devices. The ADC0854 has a 4 input multiplexer that can be software configured for single ended, pseudo-differential, and full-differential modes of operation. In addition the DAC's reference input is brought out to allow for reduction of the span. The ADC0852 has a two input multiplexer that can be configured as 2 single-ended or 1 differential input pair. The DAC reference input is internally tied to $V_{CC}$ . The multiplexer and 8-bit DAC are programmed via a serial data input word. Once programmed the output is updated once each clock cycle up to a maximum clock rate of 400 kHz #### **Features** - 2 or 4 channel multiplexer - Differential or Single-ended input, software controlled - Serial digital data interface - 256 programmable reference voltage levels - Continuous comparison after programming - Fixed, ratiometric, or reduced span reference capability (ADC 0854) ### **Key Specifications** - Accuracy, ± ½ LSB or ± 1 LSB of Reference (0.2%) - Single 5V power supply - Low Power, 15 mW FIGURE 1. ADC0854 Simplified Block Diagram (ADC0852 has 2 input channels, COM tied to GND, $V_{REF}$ tied to $V_{CC}$ , $V^+$ omitted, and one GND connection) #### 2 Channel and 4 Channel Pin Out #### ADC0852 2-CHANNEL MUX Dual-In-Line Package Top View AGND and COM internally connected to GND $V_{\mbox{\scriptsize REF}}$ internally connected to $V_{\mbox{\scriptsize CC}}$ Order Number ADC0852 See NS Package Number J08A or N08E ### ADC0854 4-CHANNEL MUX Dual-In-Line Package Top View TL/H/5521-11 Order Number ADC0854 See NS Package Number J14A or N14A ### Absolute Maximum Ratings (Notes 1 and 2) If Military/Aerospace specified devices are required. please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Current into V+ (Note 3) 15 mA Supply Voltage, V<sub>CC</sub> (Note 3) 6.5V Voltage Logic and Analog Inputs -0.3V to $V_{CC} + 0.3V$ Input Current per Pin ±5 mA Input Current per Package ± 20 mA -65°C to +150°C Storage Temperature Package Dissipation at TA = 25°C (Board Mount) W8.0 Lead Temp. (Soldering, 10 seconds) Dual-In-Line Package (plastic) 260°C 300°C Dual-In-Line Package (ceramic) 2000V ESD Susceptibility (Note 14) ### **Operating Conditions** 4.5V<sub>DC</sub> to 6.3V<sub>DC</sub> Supply Voltage, V<sub>CC</sub> Temperature Range $T_{MIN} \leq T_A \leq T_{MAX}$ $-55^{\circ}\text{C} \le \text{T}_{\text{A}} \le 125^{\circ}\text{C}$ ADC0854BJ, ADC0854CJ ADC0852BJ, ADC0852CJ ADC0854BCJ, ADC0854CCJ $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ ADC0852BCJ, ADC0852CCJ ADC0854BCN, ADC0854CCN $0^{\circ}C \leq T_{A} \leq 70^{\circ}C$ ADC0852BCN, ADC0852CCN Electrical Characteristics The following specifications apply for V<sub>CC</sub> = V<sup>+</sup> = 5V (no V<sup>+</sup> on ADC0852), V<sub>REF</sub> ≤ V<sub>CC</sub> + 0.1V, f<sub>CLK</sub> = 250 kHz unless otherwise specified. **Boldface limits apply from T<sub>MIN</sub> to T<sub>MAX</sub>;** all other limits T<sub>A</sub> $= T_{.i} = 25^{\circ}C.$ | | | ADC0852BCJ/CCJ/BJ/CJ<br>ADC0854BCJ/CCJ/BJ/CJ | | | , | | | | |--------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------|-----------------------------|-----------------------------|--------------------------|-----------------------------|-----------------------------|--------------------------| | Parameter | Conditions | Typ<br>(Note 4) | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) | Typ<br>(Note 4) | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) | Units | | CONVERTER AND MULTIF | LEXER CHARACTE | ERISTICS | | | | | | | | Total Unadjusted<br>Error (Note 7)<br>ADC0852/4/BCN<br>ADC0852/4/BJ/BCJ<br>ADC0852/4/CCN<br>ADC0852/4/CJ/CCJ | V <sub>REF</sub> Forced to 5.000 V <sub>DC</sub> | | ± 1/2<br>± 1 | | | ± ½ ± 1 | ± ½<br>± 1 | LSB<br>LSB<br>LSB<br>LSB | | Comparator Offset<br>ADC0852/4/BCN<br>ADC0852/4/BJ/BCJ<br>ADC0852/4/CCN<br>ADC0852/4/CCJ | | 2.5<br>2.5<br>2.5<br>2.5 | 10<br>20 | | 2.5<br>2.5<br>2.5<br>2.5 | | 10<br>20 | mV<br>mV<br>mV | | Minimum Total Ladder<br>Resistance | ADC0854<br>(Note 15) | 3.5 | 1.3 | | 3.5 | 1.3 | 1.3 | kΩ | | Maximum Total Ladder<br>Resistance | ADC0854<br>(Note 15) | 3.5 | 5.9 | | 3.5 | 5.4 | 5.9 | kΩ | | Minimum Common-Mode<br>Input (Note 8) | All MUX Inputs<br>and COM Input | | GND-0.05 | | | GND-0.05 | GND-0.05 | v | | Maximum Common-Mode<br>Input (Note 8) | All MUX Inputs<br>and COM Input | | V <sub>CC</sub> + 0.05 | | | V <sub>CC</sub> + 0.05 | V <sub>CC</sub> + 0.05 | V | | DC Common-Mode Error | | ± 1/16 | ± 1/4 | | ± 1/16 | ± 1/4 | ± 1/4 | LSB | | Power Supply Sensitivity | $V_{CC} = 5V \pm 5\%$ | ± 1/16 | ± <b>¼</b> | | ± 1/16 | ± 1/4 | ± 1/4 | LSB | | V <sub>Z</sub> , Internal<br>diode MIN<br>breakdown MAX<br>at V+ (Note 3) | | | 6.3<br>8.5 | | | 6.3<br>8.5 | | v<br>v | | I <sub>OFF</sub> , Off Channel Leakage<br>Current (Note 9) | On Channel = 5V,<br>Off Channel = 0V | | - <b>1</b><br>-200 | | | -200 | -1 | μA<br>nA | | | On Channel = 0V,<br>Off Channel = 5V | | + <b>1</b><br>+ 200 | | | + 200 | + 1 | μA<br>nA | Electrical Characteristics (Continued) The following specifications apply for $V_{CC}=V^+=5V$ (no $V^+$ on ADC0852), $f_{CLK}=250$ kHz unless otherwise specified. Boldface limits apply from $T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A=T_J=25^\circ C$ . | | | | ADC0852BCJ/CCJ/BJ/CJ<br>ADC0854BCJ/CCJ/BJ/CJ | | | ADC0852BCN/CCN<br>ADC0854BCN/CCN | | | |----------------------------------------------------------|---------------------------------------------------------------------------|-----------------|----------------------------------------------|-----------------------------|-----------------|----------------------------------|-----------------------------|----------| | Parameter | Conditions | Typ<br>(Note 4) | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) | Typ<br>(Note 4) | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) | Units | | CONVERTER AND MULTIP | LEXER CHARACTERIST | ICS (Contin | nued) | • | | | , | | | I <sub>ON</sub> , On Channel Leakage<br>Current (Note 9) | On Channel = 5V,<br>Off Channel = 0V | | + <b>1</b><br>+ 200 | | | + 200 | + 1 | μA<br>nA | | | On Channel = 0V,<br>Off Channel = 5V | | - <b>1</b><br>-200 | | _ | -200 | -1 | μA<br>nA | | DIGITAL AND DC CHARAC | TERISTICS | | | | | | | | | V <sub>IN(1)</sub> , Logical "1" Input<br>Voltage | V <sub>CC</sub> = 5.25V | | 2.0 | | | 2.0 | 2.0 | ٧ | | V <sub>IN(0)</sub> , Logical "0" Input<br>Voltage | V <sub>CC</sub> = 4.75V | | 0.8 | | | 0.8 | 0.8 | ٧ | | I <sub>IN(1)</sub> , Logical "1" Input<br>Current | $V_{IN} = V_{CC}$ | 0.005 | 1 | | 0.005 | 1 | 1 | μА | | I <sub>IN(0)</sub> , Logical "0" Input<br>Current | V <sub>IN</sub> = 0V | -0.005 | ~ 1 | | -0.005 | -1 | -1 | μΑ | | V <sub>OUT(1)</sub> , Logical "1" Output<br>Voltage | $V_{CC} = 4.75V$ $I_{OUT} = -360 \mu\text{A}$ $I_{OUT} = -10 \mu\text{A}$ | | 2.4<br>4.5 | | | 2.4<br>4.5 | 2.4<br>4.5 | v<br>v | | $V_{\mbox{OUT(0)}}$ , Logical "0" Output Voltage | I <sub>OUT</sub> = 1.6 mA,<br>V <sub>CC</sub> = 4.75V | | 0.4 | | | 0.4 | 0.4 | v | | I <sub>OUT</sub> , TRI-STATE® Output<br>Current (DO) | CS = Logical "1" VOUT = 0.4V VOUT = 5V | -0.1<br>0.1 | - <b>3</b> | _ | -0.1<br>0.1 | -3<br>3 | -3<br>3 | μΑ<br>μΑ | | ISOURCE | V <sub>OUT</sub> Short to GND | -14 | - 6.5 | | -14 | -7.5 | - 6.5 | mA | | ISINK | V <sub>OUT</sub> Short to V <sub>CC</sub> | 16 | 8.0 | | 16 | 9.0 | 8.0 | mA | | I <sub>CC</sub> Supply Current<br>ADC0852 | Includes DAC<br>Ladder Current | 2.7 | 6.5 | | 2.7 | 6.5 | 6.5 | mA | | I <sub>CC</sub> Supply Current<br>ADC0854 (Note 3) | Does not Include DAC<br>Ladder Current | 0.9 | 2.5 | | 0.9 | 2.5 | 2.5 | mA | ### AC Characteristics $t_r = t_f = 20 \text{ ns}, T_A = 25^{\circ}\text{C}$ | Symbol | Parameter | | Conditions | Typ<br>(Note 4) | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) | Units | |-------------------------------------|--------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------|-----------------------------|--------------------| | f <sub>CLK</sub> | Clock Frequency<br>(Note 12) | MIN<br>MAX | | | 10 | 400 | kHz<br>kHz | | t <sub>D1</sub> | Rising Edge of Clock<br>to "DO" Enabled | | C <sub>L</sub> = 100 pF | 650 | | 1000 | ns | | t <sub>r</sub> | Comparator Response<br>Time (Note 13) | | Not Including Addressing Time | | | 2 + 1 μs | 1/f <sub>CLK</sub> | | | Clock Duty Cycle<br>(Note 10) | MIN<br>MAX | | | 40<br>60 | | %<br>% | | t <sub>SET-UP</sub> | CS Falling Edge or<br>Data Input Valid to<br>CLK Rising Edge | MAX | | | | 250 | ns | | †HOLD | Data Input Valid after<br>CLK Rising Edge | MIN | | | | 90 | ns | | t <sub>pd1</sub> , t <sub>pd0</sub> | CLK Falling Edge to<br>Output Data Valid<br>(Note 11) | MAX | C <sub>L</sub> = 100 pF | 650 | | 1000 | ns | | t <sub>1H</sub> , t <sub>0H</sub> | Rising Edge of CS to<br>Data Output Hi-Z | MAX | $C_L = 10 \text{ pF, R}_L = 10 \text{k}$<br>$C_L = 100 \text{ pF, R}_L = 2 \text{k}$<br>(see TRI-STATE Test Circuits) | 125 | 500 | 250<br>500 | ns<br>ns | | C <sub>IN</sub> | Capacitance of Logic<br>Input | | | 5 | | | pF | | C <sub>OUT</sub> | Capacitance of Logic<br>Outputs | | | 5 | | | pF | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions. #### Note 2: All voltages are measured with respect to ground. Note 3: Internal zener diodes (approx. 7V) are connected from V + to GND and V<sub>CC</sub> to GND. The zener at V + can operate as a shunt regulator and is connected to V<sub>CC</sub> via a conventional diode. Since the zener voltage equals the A/D's breakdown voltage, the diode ensures that V<sub>CC</sub> will be below breakdown when the device is powered from V +. Functionality is therefore guaranteed for V + operation even though the resultant voltage at V<sub>CC</sub> may exceed the specified Absolute Max of 6.5V. It is recommended that a resistor be used to limit the max current into V +. - Note 4: Typicals are at 25°C and represent most likely parametric norm. - Note 5: Tested and guaranteed to National AOQL (Average Outgoing Quality Level). - Note 6: Guaranteed, but not 100% production tested. These limits are not used to calculate outgoing quality levels. - Note 7: Total unadjusted error includes comparator offset, DAC linearity, and multiplexer error. It is expressed in LSBs of the threshold DAC's input code. Note 8: For V<sub>IN</sub>(−) ≥ V<sub>IN</sub>(−) the output will be 0. Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop preater than the V<sub>CC</sub> supply. Be careful, during testing at low V<sub>CC</sub> levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct—especially at elevated temperatures, and cause rors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> or V<sub>REF</sub> does not exceed the supply voltage by more than 50 mV, the output code will be correct. To achieve an absolute 0 V<sub>DC</sub> to 5 V<sub>DC</sub> input voltage range will therefore require a minimum supply voltage of 4.950 V<sub>DC</sub> over temperature variations, initial tolerance and loading. - Note 9: Leakage current is measured with the clock not switching. - Note 10: A 40% to 60% clock duty cycle range ensures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits then 1.6 $\mu$ S $\leq$ CLK Low $\leq$ 60 $\mu$ S and 1.6 $\mu$ S $\leq$ CLK HIGH $_{\perp}$ $\infty$ . - Note 11: With CS low and programming complete, D0 is updated on each falling CLK edge. However, each new output is based on the comparison completed 0.5 clock cycles prior (see Figure 5). - Note 12: Error specs are not guaranteed at 400 kHz (see graph: Comparator Error vs. f<sub>CLK</sub>). - Note 13: See text, section 1.2. - Note 14: Human body model, 100 pF discharged through a 1.5 k $\Omega$ resistor. - Note 15: Because the reference ladder of the ADC0852 is internally connected to V<sub>CC</sub>, ladder resistance cannot be directly tested for the ADC0852, Ladder current is included in the ADC0852's supply current specification. ### **Typical Performance Characteristics** \*For ADC0852 add IREF ### **Timing Diagrams** #### **Data Input Timing** #### **Data Output Timing** TL/H/5521-4 ### **TRI-STATE Test Circuits and Waveforms** TL/H/5521-5 ### **Leakage Test Circuit** 2-284 ### **Functional Description** #### 1. 1 The Sampled-data Comparator The ADC0852 and ADC0854 utilize a sampled-data comparator structure to compare the analog difference between a selected "+" and "-" input to an 8-bit programmable threshold. This comparator consists of a CMOS inverter with a capacitively coupled input (*Figure 4*). Analog switches connect the two comparator inputs to the input capacitor and also connect the inverter's input and output. This device in effect now has one differential input pair. A comparison requires two cycles, one for zeroing the comparator and another for making the comparison. In the first cycle (*Figure 4a*), one input switch and the inverter's feedback switch are closed. In this interval, the input capacitor (C) is charged to the connected input (V1) less the inverter's bias voltage (V<sub>B</sub>, approx. 1.2 volts). In the second cycle (*Figure 4b*) these two switches are opened and the other (V2) input's switch is closed. The input capacitor now subtracts its stored voltage from the second input and the difference is amplified by the inverter's open loop gain. The inverter input (V<sub>B</sub>') becomes V<sub>B</sub> - (V1 - V2) $\frac{C}{C+C_S}$ and the output will go high or low depending on the sign of V<sub>B</sub>'-V<sub>B</sub>. #### FIGURE 4. Sampled-Data Comparator - $\bullet$ $V_0 = V_B$ - V on C = $V_1 V_B$ - C<sub>S</sub> = Stray Input Node Cap. - V<sub>B</sub> = Inverter Input Bias Voltage TL/H/5521-8 FIGURE 4a. Zeroing Phase TL/H/5521-9 • $$V_{B'} - V_B = (V_2 - V_1) \frac{C}{C + C_S}$$ $$\bullet V_0 = \frac{-A}{C + C_S} [CV_2 - CV_1]$$ V<sub>0</sub> is dependent on V<sub>2</sub> - V<sub>1</sub> FIGURE 4b. Compare Phase TL/H/5521-14 $$V_0 = \frac{-A}{C_1 + C_2 + C_S} [C_1 (V_2 - V_1) + C_2 (V_4 - V_3)]$$ $$= \frac{-A}{C_1 + C_2 + C_S} [\Delta Q C_1 + \Delta Q C_2]$$ \* Comparator Reads VTH from Internal DAC Differentially FIGURE 4c. Multiple Differential Inputs In actual practice, the devices used in the ADC0852/4 are a simple but important expansion of the basic comparator described above. As shown in *Figure 4c*, multiple differential comparisons can be made. In this circuit, the feedback switch and one input switch on each capacitor (A switches) are closed in the first cycle. Then the other input on each capacitor is connected while all of the first switches are opened. The change in voltage at the inverter's input, as a result of the change in charge on each input capacitor (C1, C2), will now depend on both input signal differences. #### 1.2 Input Sampling and Response Time The input phases of the comparator relate to the device clock (CLK) as shown in Figure 5. Because the comparator is a sampling device, its response characteristics are somewhat different from those of linear comparators. The $V_{\rm IN}(+)$ input is sampled first (CLK high) followed by $V_{\rm IN}(-)$ (CLK low). The output responds to those inputs, one half cycle later, on CLK's falling edge. The comparator's response time to an input step is dependent on the step's phase relation to the CLK signal. If an input step occurs too late to influence the most imminent comparator decision, one more CLK cycle will pass before the output is correct. In effect, the response time for the $V_{IN}(+)$ input has a minimum of 1 CLK cycle + 1 $\mu$ S and a maximum of 2 CLK cycles + 1 $\mu$ S. The $V_{IN}(-)$ input's delay will range from 1/2 CLK cycle + 1 $\mu$ S to 1.5 CLK cycles + 1 $\mu$ S since it is sampled after $V_{IN}(+)$ . The sampled inputs also affect the device's response to pulsed signals. As shown in the shaded areas in *Figure 5*, pulses that rise and/or fall near the latter part of a CLK half-cycle may be ignored. #### 1.3 Input Multiplexer A unique input multiplexing scheme has been utilized to pro- vide multiple analog channels with software-configurable single-ended, differential, or pseudo-differential operation. The analog signal conditioning required in transducer-input and other types of data acquisition systems is significantly simplified with this type of input flexibility. One device package can now handle ground referenced inputs as well as signals with some arbitrary reference voltage. On the ADC0854, the "common" pin (pin 6) is used as the "—" input for all channels in single-ended mode. Since this input need not be at analog ground, it can be used as the common line for pseudo-differential operation. It may be tied to a reference potential that is common to all inputs and within the input range of the comparator. This feature is especially useful in single-supply applications where the analog circuitry is biased to a potential other than ground. A particular input configuration is assigned during the MUX addressing sequence which occurs prior to the start of a comparison. The MUX address selects which of the analog channels is to be enabled, what the input mode will be, and the input channel polarity. One limitation is that differential inputs are restricted to adjacent channel pairs. For example, channel 0 and 1 may be selected as a differential pair but they cannot act differentially with any other channel. The channel and polarity selection is done serially via the DI input. A complete listing of the input configurations and corresponding MUX addresses for the ADC0852 and ADC0854 is shown in tables I and II. Figure 6 illustrates the analog connections for the various input options. The analog input voltage for each channel can range from 50 mV below ground to 50 mV above V<sub>CC</sub> (typically 5V) without degrading accuracy. FIGURE 5. Analog Input Timing #### **TABLE I. MUX Addressing: ADC0854** Single-Ended MUX Mode | MUX Address | | | | | Chan | nei | | |-------------|--------------|--------|---|---|------|-----|-----| | SGL/<br>DIF | ODD/<br>SIGN | SELECT | 0 | 1 | 2 | 3 | COM | | 1 | 0 | 0 | + | | | | - | | 1 | 0 | 1 | | | + | | _ | | 1 | 1 | 0 | | + | | | _ | | 1 | 1 | 1 | | | | + | | #### **Differential MUX Mode** | | MUX Address | | | Channel | | | | | |-------------|--------------|--------|---|---------|---|---|--|--| | SGL/<br>DIF | ODD/<br>SIGN | SELECT | 0 | 1 | 2 | 3 | | | | 0 | 0 | 0 | + | _ | | | | | | 0 | 0 | 1 | | | + | _ | | | | 0 | 1 | 0 | _ | + | | | | | | 0_ | 1 | 1 | | | _ | + | | | **TABLE II. MUX Addressing: ADC0852** Single Ended MUX Mode | MUX A | MUX Address | | nnel | |-------------|--------------|---|------| | SGL/<br>DIF | ODD/<br>SIGN | 0 | 1 | | 1 | 0 | + | | | 1 | 1 | | + | COM is internally tied to A GND #### **Differential MUX Mode** | MUX A | ddress | Cha | nnel | |-------------|--------------|-----|------| | SGL/<br>DIF | ODD/<br>SIGN | 0 | 1 | | 0 | 0 | + | _ | | 0 | 1 | _ | + | FIGURE 6. Analog Input Multiplexer Options for the ADC0854 #### 2.0 THE DIGITAL INTERFACE An important characteristic of the ADC0852 and ADC0854 is their serial data link with the controlling processor. A serial communication format eliminates the transmission of low level analog signals by locating the comparator close to the signal source. Thus only highly noise immune digital signals need to be transmitted back to the host processor. To understand the operation of these devices it is best to refer to the timing diagrams (*Figure 3*) and functional block diagram (*Figure 2*) while following a complete comparison sequence. - 1. A comparison is initiated by first pulling the $\overline{\rm CS}$ (chip select) line low. This line must be held low for the entire addressing sequence and comparison. The comparator then waits for a start bit, its MUX assignment word, and an 8-bit code to set the internal DAC which supplies the comparator's threshold voltage ( $V_{TH}$ ). - An external clock is applied to the CLK input. This clock can be applied continuously and need not be gated on and off. - 3. On each rising edge of the clock, the level present on the DI line is clocked into the MUX address shift register. The start bit is the first logic "1" that appears on this line. All leading zeroes are ignored. After the start bit, the ADC0852 expects the next 2 bits to be the MUX assignment word while the ADC0854, with more MUX configurations, looks for 3 bits. - 4. Immediately after the MUX assignment word has been clocked in, the shift register then reads the next eight bits as the input code to the internal DAC. This eight bit word is read LSB first and is used to set the voltage applied to the comparator's threshold input (internal). - 5. After the rising edge of the 11th or 12th clock (ADC0852 or ADC0854 respectively) following the start bit, the comparator and DAC programming is complete. At this point the DI line is disabled and ignores further inputs. Also at this time the data out (DO) line comes out of TRI-STATE and enters a don't care state (undefined output) for 1.5 clock cycles. - 6. The result of the comparison between the programmed threshold voltage and the difference between the two selected inputs $(V_{IN}(+)-V_{IN}(-))$ is output to the DO line on each subsequent high to low clock transition. - 7. After programming, continuous comparison on the same selected channel with the same programmed threshold can be done indefinitely, without reprogramming the device, as long as $\overline{CS}$ remains low. Each new comparator decision will be shifted to the output on the falling edge of the clock. However, the output will, in effect, "lag" the analog input by 0.5 to 1.5 clock cycles because of the time required to make the comparison and latch the output (see *Figure 5*). 8. All internal registers are cleared when the CS line is brought high. If another comparison is desired CS must make a high to low transition followed by new address and threshold programming. ## 3.0 REFERENCE CONSIDERATIONS / RATIOMETRIC OPERATION The voltage applied to the "V<sub>REF</sub>" input of the DAC defines the voltage span that can be programmed to appear at the threshold input of the comparator. The ADC0854 can be used in either ratiometric applications or in systems with absolute references. The V<sub>REF</sub> pin must be connected to a source capable of driving the DAC ladder resistance (typ. $2.4 \ \mathrm{k}\Omega)$ with a stable voltage. In ratiometric systems, the analog input voltage is normally a proportion of the DAC's or A/D's reference voltage. For example, a mechanical position servo using a potentiometer to indicate rotation, could use the same voltage to drive the reference as well as the potentiometer. Changes in the value of $V_{\mbox{\scriptsize REF}}$ would not affect system accuracy since only the relative value of these signals to each other is important. This technique relaxes the stability requirements of the system reference since the analog input and DAC reference move together, thus maintaining the same comparator output for a given input condition. In the absolute case, the $V_{REF}$ input can be driven with a stable voltage source whose output is insensitive to time and temperature changes. The LM385 and LM336 are good low current devices for this purpose. The maximum value of $V_{REF}$ is limited to the $V_{CC}$ supply voltage. The minimum value can be quite small (see typical performance curves) allowing the effective resolution of the comparator threshold DAC to also be small ( $V_{REF}=0.5V$ , DAC resolution = 2.0 mV). This in turn lets the designer have finer control over the comparator trip point. In such instances however, more care must be taken with regard to noise pickup, grounding, and system error sources. b) Absolute with a Reduced Span FIGURE 7. Referencing Examples #### **4.0 ANALOG INPUTS** #### 4. 1 Differential Inputs The serial interface of the ADC0852 and ADC0854 allows them to be located right at the analog signal source and to communicate with a controlling processor via a few fairly noise immune digital lines. This feature in itself greatly reduces the analog front end circuitry often needed to maintain signal integrity. Nevertheless, a few words are in order with regard to the analog inputs should the input be noisy to begin with or possibly riding on a large common mode voltage. The differential input of the comparator actually reduces the effect of common-mode input noise, i.e. signals common to both selected "+" and "-" inputs such as 60 Hz line noise. The time interval between sampling the "+" input and then the "-" input is $\frac{1}{2}$ of a clock period (see *Figure 5*). The change in the common-mode voltage during this short time interval can cause comparator errors. For a sinusoidal common-mode signal this error is: $V_{ERROR}$ (MAX) = $V_{PEAK}$ (2 $\pi$ f<sub>CM</sub>/2 f<sub>CLK</sub>) where $f_{CM}$ is the frequency of the common-mode signal, $V_{peak}$ is its peak voltage value, and $f_{CLK}$ is the DAC clock frequency. For example, 1 Vpp 60 Hz noise superimposed on both sides of a differential input signal would cause an error (referred to the input) of 0.75 mV. This amounts to less than 1/25 of an LSB referred to the threshold DAC, (assuming V<sub>REF</sub> = 5V and f<sub>CLK</sub> = 250 kHz). #### 4. 2 Input Currents and Filtering Due to the sampling nature of the analog inputs, short spikes of current enter the "+" input and leave the "-" at the clock edges during a comparison. These currents decay rapidly and do not cause errors as the comparator is strobed at the end of the clock period (see *Figure 5*). The source resistance of the analog input is important with regard to the DC leakage currents of the input multiplexer. The worst-case leakage currents of $\pm 1~\mu\text{A}$ over temperature will create a 1 mV input error with a 1 k $\Omega$ source resistance. An op-amp RC active low pass filter can provide both impedance buffering and noise filtering should a high impedance source be required. #### 4. 3 Arbitrary Analog Input/Reference Range The total span of the DAC output and hence the comparator's threshold voltage is determined by the DAC reference. For example, if $V_{\rm REF}$ is set to 1 volt then the comparator's threshold can be programmed over a 0 to 1 volt range with 8 bits of resolution. From the analog input's point of view, this span can also be shifted by applying an offset potential to one of the comparator's selected analog input lines (usually "—"). This gives the designer greater control of the ADC0852/4's input range and resolution and can help simplify or eliminate expensive signal conditioning electronics. An example of this capability is shown in the "Load Cell Limit Comparator" of *Figure 15*. In this circuit, the ADC0852 allows the load-cell signal conditioning to be done with only one dual op-amp and without complex, multiple resistor matching. #### 5.0 POWER SUPPLY A unique feature of the ADC0854 is the inclusion of a 7 volt zener diode connected from the "V+" terminal to ground (Figures 2 and $\theta$ ) "V+" also connects to "V<sub>CC</sub>" via a silicon diode. The zener is intended for use as a shunt voltage regulator to eliminate the need for additional regulating components. This is especially useful if the ADC0854 is to be remotely located from the system power source. An important use of the interconnecting diode between V+ and $V_{\rm CC}$ is shown in Figures 10 and 11. Here this diode is used as a rectifier to allow the $V_{\rm CC}$ supply for the converter to be derived from the comparator clock. The low device current requirements and the relatively high clock frequencies used (10 kHz–400 kHz) allows use of the small value filter capacitor shown. The shunt zener regulator can also be used in this mode however this requires a clock voltage swing in excess of 7 volts. Current limiting for the zener is also needed, either built into the clock generator or through a resistor connected from the clock to V+. ### **Typical Applications** FIGURE 8. An On-Chip Shunt Regulator Diode FIGURE 9. Using the ADC0854 as the System Supply Regulator FIGURE 10. Generating V<sub>CC</sub> from the Comparator Clock TL/H/5521-20 FIGURE 11. Remote Sensing—Clock and Power on One Wire FIGURE 12. Protecting the Analog Input TL/H/5521-21 TL/H/5521-22 FIGURE 13. One Component Window Comparator Requires no additional parts. Window comparisons can be accomplished by inputting the upper and lower window limits into DI on successive comparisons and observing the two outputs: Two high outputs $\rightarrow$ input > window Two low outputs → input < window One low and one high $\,\longrightarrow\,$ input is within window FIGURE 14. Serial Input Temperature Controller Note 1: ADC0854 does not require constant service from computer. Self controlled after one write to DI if $\overline{\text{CS}}$ remains low. Note 2: U1: Solid State Relay, Potter Brumfield #EOM1DB22 Note 3: Set Temp via. Dl. Range: 0 to 125°C TL/H/5521-24 FIGURE 15. Load Cell Limit Comparator - · Differential Input elliminates need for instrumentation amplifier - A total of 4 load cells can be monitored by ADC0854 Hysteresis band = 50 mV FIGURE 16. Adding Comparator Hysteresis FIGURE 17. Pulse-Width Modulator • Range of pulse-widths controlled via R<sub>1</sub>, C<sub>1</sub> FIGURE 18. Serial Input 8-Bit DAC TL/H/5521-28 ### **Ordering Information** | Part Number | Analog Input<br>Channels | Total<br>Unadjusted Error | Package | Temperature<br>Range | |-------------|--------------------------|---------------------------|---------|----------------------| | ADC0852BJ | | | J08A | -55°C to +125°C | | ADC0852BCJ | | ± ½ | | -40°C to +85°C | | ADC0852BCN | 2 | , <del>-</del> | N08E | 0°C to 70°C | | ADC0852CCJ | | ±1 | J08A | -40°C to +85°C | | ADC0852CCN | | | N08E | O°C to 70°C | | ADC0854BJ | | | J14A | -55°C to +125°C | | ADC0854BCJ | | ± 1/2 | | -40°C to +85°C | | ADC0854BCN | 4 | | N14A | 0°C to 70°C | | ADC0854CCJ | | ±1 | J14A | -40°C to +85°C | | ADC0854CCN | | | N14A | 0°C to 70°C |