# LOW SKEW, 1-TO-4 CRYSTAL OSCILLATOR/DIFFERENTIAL-TO-3.3V LVPECL FANOUT ICS8533-11 ### GENERAL DESCRIPTION The ICS8533-11 is a low skew, high performance 1-to-4 Crystal Oscillator/Differential-to-3.3V LVPECL fanout buffer and a member of the HiPerClockS™family of High Performance Clock Solutions from ICS. The ICS8533-11 has select- able differential clock or crystal inputs. The CLK, nCLK pair can accept most standard differential input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Guaranteed output and part-to-part skew characteristics make the ICS8533-11 ideal for those applications demanding well defined performance and repeatability. ### **FEATURES** - 4 differential 3.3V LVPECL outputs - Selectable differential CLK, nCLK or crystal inputs - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Maximum output frequency: 650MHz - Translates any single-ended input signal to 3.3V LVPECL levels with resistor bias on nCLK input - Output skew: 30ps (maximum) - Part-to-part skew: 150ps (maximum) - Propagation delay: 2ns (maximum) - · 3.3V operating supply - 0°C to 70°C ambient operating temperature - Industrial temperature information available upon request - · Lead-Free package fully RoHS compliant ### **BLOCK DIAGRAM** ### PIN ASSIGNMENT ICS8533-11 20-Lead TSSOP 6.5mm x 4.4mm x 0.92 package body G Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | /pe | Description | |------------|-----------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>EE</sub> | Power | | Negative supply pin. | | 2 | CLK_EN | Input | Pullup | Synchronizing clock enable. When HIGH, clock outputs follows clock input. When LOW, Q outputs are forced low, nQ outputs are forced high. LVCMOS / LVTTL interface levels. | | 3 | CLK_SEL | Input | Pulldown | Clock select input. When LOW, selects CLK, nCLK input. When HIGH, selects XTAL input. LVCMOS / LVTTL interface levels. | | 4 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 5 | nCLK | Input | Pullup | Inverting differential clock input. | | 6 | XTAL1 | Input | Pulldown | Crystal oscillator input. | | 7 | XTAL2 | Input | Pullup | Crystal oscillator input. | | 8, 9 | nc | Unused | | No connect. | | 10, 13, 18 | V <sub>cc</sub> | Power | | Positive supply pins. | | 11, 12 | nQ3, Q3 | Output | | Differential clock outputs. LVPECL interface levels. | | 14, 15 | nQ2, Q2 | Output | | Differential clock outputs. LVPECL interface levels. | | 16, 17 | nQ1, Q1 | Output | | Differential clock outputs. LVPECL interface levels. | | 19, 20 | nQ0, Q0 | Output | | Differential clock outputs. LVPECL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | TABLE 3A. CONTROL INPUT FUNCTION TABLE | | Inputs | Outputs | | | |--------|---------|-----------------|---------------|----------------| | CLK_EN | CLK_SEL | Selected Source | Q0:Q3 | nQ0:nQ3 | | 0 | 0 | CLK, nCLK | Disabled; LOW | Disabled; HIGH | | 0 | 1 | XTAL1, XTAL2 | Disabled; LOW | Disabled; HIGH | | 1 | 0 | CLK, nCLK | Enabled | Enabled | | 1 | 1 | XTAL1, XTAL2 | Enabled | Enabled | After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock or crystal oscillator edge as shown in *Figure 1*. In the active mode, the state of the outputs are a function of the CLK, nCLK and XTAL1, XTAL2 inputs as described in Table 3B. FIGURE 1. CLK\_EN TIMING DIAGRAM TABLE 3B. CLOCK INPUT FUNCTION TABLE | Inputs | | Out | puts | Input to Output Mode | Polarity | |----------------|----------------|-------|---------|------------------------------|---------------| | CLK | nCLK | Q0:Q3 | nQ0:nQ3 | | Polarity | | 0 | 1 | LOW | HIGH | Differential to Differential | Non Inverting | | 1 | 0 | HIGH | LOW | Differential to Differential | Non Inverting | | 0 | Biased; NOTE 1 | LOW | HIGH | Single Ended to Differential | Non Inverting | | 1 | Biased; NOTE 1 | HIGH | LOW | Single Ended to Differential | Non Inverting | | Biased; NOTE 1 | 0 | HIGH | LOW | Single Ended to Differential | Inverting | | Biased; NOTE 1 | 1 | LOW | HIGH | Single Ended to Differential | Inverting | NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels". #### ABSOLUTE MAXIMUM RATINGS 4.6V Supply Voltage, V<sub>CC</sub> Inputs, V<sub>1</sub> -0.5V to $V_{CC} + 0.5V$ $\begin{array}{c} \text{Outputs, I}_{\text{O}} \\ \text{Continuous Current} \end{array}$ 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 73.2°C/W (0 Ifpm) -65°C to 150°C Storage Temperature, $T_{STG}$ NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 50 | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|--------------------|--------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | CLK_EN,<br>CLK_SEL | | 2 | | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | CLK_EN,<br>CLK_SEL | | -0.3 | | 0.8 | V | | | Input High Current | CLK_EN | $V_{IN} = V_{CC} = 3.465V$ | | | 5 | μΑ | | 'ін | Imput riigir Current | CLK_SEL | $V_{IN} = V_{CC} = 3.465V$ | | | 150 | μΑ | | | Input Low Current | CLK_EN | $V_{IN} = 0V, V_{CC} = 3.465V$ | -150 | | | μΑ | | 'IL | Imput Low Current | CLK_SEL | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------|------------|--------------------------------|-----------------------|---------|------------------------|-------| | | Input High Current | nCLK | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I'IH | Input High Current | | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | Input Low Current | nCLK | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | I <sub>IL</sub> | Imput Low Current | CLK | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5 | | | μA | | V <sub>PP</sub> | Peak-to-Peak Input \ | oltage | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpu<br>NOTE 1, 2 | t Voltage; | | V <sub>EE</sub> + 0.5 | | V <sub>CC</sub> - 0.85 | ٧ | NOTE1: For single ended applications the maximum input voltage for CLK and nCLK is V<sub>cc</sub> + 0.3V. NOTE 2: Common mode voltage is defined as $V_{\rm H}$ . Table 4D. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 1.0 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\!\Omega$ to V $_{\!CC}$ - 2V. ### TABLE 5. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 14 | | 25 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | Table 6. AC Characteristics, $V_{cc} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------------|--------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 650 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | <i>f</i> ≤ 650MHz | 1.0 | | 2.0 | ns | | tsk(o) | Output Skew; NOTE 2, 5 | | | | 30 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 5 | | | | 150 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% @ 50MHz | 300 | | 700 | ps | | odc | Output Duty Cycle; NOTE 4 | | 47 | 50 | 53 | % | All parameters measured at 500MHz unless noted otherwise. The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: Measured using CLK. For XTAL input, refer to Application Note. NOTE 5: This parameter is defined in accordance with JEDEC Standard 65. ### PARAMETER MEASUREMENT INFORMATION ### 3.3V OUTPUT LOAD AC TEST CIRCUIT ### DIFFERENTIAL INPUT LEVEL ### **OUTPUT SKEW** ### PROPAGATION DELAY OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD OUTPUT RISE/FALL TIME ### APPLICATION INFORMATION ### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF \simeq V_{CC}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm CC}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. ### TERMINATION FOR LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive FIGURE 3A. LVPECL OUTPUT TERMINATION $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3B. LVPECL OUTPUT TERMINATION ### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 4A to 4E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 4A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 4A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 4B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 4C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 4D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 4E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE ### **CRYSTAL INPUT INTERFACE** A crystal can be characterized for either series or parallel mode operation. The ICS8533-11 fanout buffer has a built-in crystal oscillator circuit. This interface can accept either a series or parallel crystal without additional components as shown in *Figure 5*. The physical location of the crystal should be located as close as possible to the XTAL1 and XTAL2 pins. The experiments show that using a 19.44MHz crystal results in an output frequency of 19.4404746MHz and approximately 44% of duty cycle. ### SCHEMATIC EXAMPLE Figure 6 shows a schematic example of the ICS8533-11. In this example, the XTAL input is selected. The decoupling capacitors should be physically located near the power pin. For ICS8533-11, the unused clock outputs can be left floating. FIGURE 6. ICS8533-11 LVPECL BUFFER SCHEMATIC EXAMPLE ### Power Considerations This section provides information on power dissipation and junction temperature for the ICS8533-11. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8533-11 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{\rm CC}$ = 3.3V + 5% = 3.465V, which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 50mA = 173.3mW - Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair If all outputs are loaded, the total power is 4 \* 30.2mW = 120.8mW Total Power Max (3.465V, with all outputs switching) = 173.3mW + 120.8mW = 294.1mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\rm JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is $66.6^{\circ}$ C/W per Table 7 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.294\text{W} * 66.6^{\circ}\text{C/W} = 89.58^{\circ}\text{C}$ . This is well below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{JA}$ for 20-pin TSSOP, Forced Convection | | 0 | 200 | 500 | |----------------------------------------------|-----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 73.2°C/W | 66.6°C/W | 63.5°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. θ<sub>1</sub> by Velocity (Linear Feet per Minute) #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in *Figure 7*. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 1.0V$$ $$(V_{CC\_MAX} - V_{OH\_MAX}) = 1.0V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$$ $$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 1V)/50\Omega] * 1V = \textbf{20.0mW}$$ $$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.2mW ### RELIABILITY INFORMATION ### Table 8. $\theta_{\text{JA}} \text{vs. Air Flow Table for 20 Lead TSSOP}$ ### $\theta_{JA}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|-----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 73.2°C/W | 66.6°C/W | 63.5°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ### TRANSISTOR COUNT The transistor count for ICS8533-11 is: 428 ### PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP TABLE 9. PACKAGE DIMENSIONS | SYMBOL | Millimeters | | | |---------|-------------|------|--| | STWIBOL | MIN | MAX | | | N | 20 | | | | А | | 1.20 | | | A1 | 0.05 | 0.15 | | | A2 | 0.80 | 1.05 | | | b | 0.19 | 0.30 | | | С | 0.09 | 0.20 | | | D | 6.40 | 6.60 | | | Е | 6.40 BASIC | | | | E1 | 4.30 | 4.50 | | | е | 0.65 BASIC | | | | L | 0.45 | 0.75 | | | α | 0° | 8° | | | aaa | | 0.10 | | Reference Document: JEDEC Publication 95, MS-153 TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|--------------|-----------------------------------------------|-------------|-------------| | 8533AG-11 | ICS8533AG-11 | 20 Lead TSSOP | 72 per tube | 0°C to 70°C | | 8533AG-11T | ICS8533AG-11 | 20 Lead TSSOP on Tape and Reel | 2500 | 0°C to 70°C | | 8533AG-11LF | ICS8533AG11L | 20 Lead "Lead-Free" TSSOP | 72 per tube | 0°C to 70°C | | 8533AG-11LFT | ICS8533AG11L | 20 Lead "Lead-Free" TSSOP on<br>Tape and Reel | 2500 | 0°C to 70°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. | REVISION HISTORY SHEET | | | | | | |------------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Rev | Table | Page | Page Description of Change | | | | D 3 Re | | 3 | Revised Figure 1, CLK_EN Timing Diagram. | 10/18/01 | | | D | | 3 | Revised Figure 1, CLK_EN Timing Diagram. | | | | D | | 8-10 | Deleted Crystal Oscillator Circuit Frequency Fine Tuning section from datasheet. | | | | D | T5 | 5 | Shortened Crystal Characteristics table. ESR row, values have changed from $50\Omega$ Min, $80\Omega$ Max. to $70\Omega$ Max. | 1/11/02 | | | D | | 8 | Added Termination for LVPECL Outputs section. | 5/28/02 | | | D | | 6 | Output Load Test Circuit diagram - corrected $V_{EE}$ equation to read, $V_{EE} = -1.3V \pm 0.165V$ from $V_{EE} = -1.3V \pm 0.135V$ . | 10/3/02 | | | E | T2 | 2 | Pin Characteristics Table - changed C <sub>IN</sub> from 4pF max. to 4pF typical. | | | | | | 4 | Absolute Maximum Ratings - revised Output rating. | | | | | T4B | 4 | LVCMOS DC Characteristics Table - changed $V_{\rm IH}$ max. from 3.765V to $V_{\rm CC}$ + 0.3V. | | | | | T4D | 5 | LVPECL DC CHaracteristics Table - changed V <sub>SWING</sub> max. from 0.85V to 1.0V. | | | | | T5 | 5 | Crystal Characteristics Table - changed ESR from $70\Omega$ max. to $50\Omega$ max. | 40/00/00 | | | | | 5 | AC Characteristics Table - deleted oscTOL row from table. | 10/30/03 | | | | | 7 | Updated Single Ended Signal Driving Differential Input Diagram. | | | | | | 7 | Updated LVPECL Output Termination Diagrams. | | | | | | 8 | Added Differential Clock Input Interface section. | | | | | | 9 | Added Crystal section. | | | | | | 9 | Added Schematic Example. | | | | Е | | 1 | Features Section - added Lead-Free bullet. | 12/14/04 | | | <u> </u> | T10 | 14 | Ordering Information Table - added "Lead-Free" part number. | 12/14/04 | | ### Innovate with IDT and accelerate your future networks. Contact: ## www.IDT.com ### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 ### For Tech Support clockhelp@idt.com 408-284-8200 ### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) ### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 ### Europe IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339