# 15-BIT, FAST-INTEGRATING CMOS ANALOG-TO-DIGITAL CONVERTER FEATURES - 15-bit Resolution Plus Sign Bit - Up to 40 Conversions per Second - 12 Conversions per Second Guaranteed - **■** Integrating ADC Technique - Monotonic - High Noise Immunity - Auto-Zeroed Amplifiers Eliminate Offset Trimming - Low Input Noise .......30 μV<sub>P-P</sub> - Sensitivity......100 μV - Flexible Óperational Control - Continuous or On-Demand Conversions - Data Valid Output - Bus Compatible, 3-State Data Outputs - --- 8-Bit Data Bus - Simple µP Interface - Two Chip Enables - Read ADC Result Like Memory - ±5V Power Supply Operation .....20 mW - 40-Pin Dual-in-Line or 44-Pin PLCC Packages #### **FUNCTIONAL DIAGRAM** 2-51 #### TC850 #### **GENERAL DESCRIPTION** The TC850 is a monolithic CMOS analog-to-digital converter (ADC) with resolution of 15 bits plus sign. It combines a chopper-stabilized buffer and integrator with a unique multiple-slope integration technique that increases conversion speed. The result is 16 times improvement in speed over previous 15-bit, monolithic integrating ADCs (from 2.5 conversions per sec up to 40 per sec). Faster conversion speed is especially welcome in systems with human interface, such as digital scales. The TC850 incorporates an ADC and a $\mu$ P-compatible digital interface. Only a voltage reference and a few noncritical passive components are required to form a complete 15-bit plus sign ADC. CMOS processing provides the TC850 with high-impedance differential inputs. Input bias current is typically only 30 pA, permitting direct interface to sensors. Input sensitivity of 100 µV per least significant bit (LSB) eliminates the need for precision external amplifiers. The internal amplifiers are auto-zeroed, guaranteeing a zero digital output with 0V analog input. Zero adjustment potentiometers or calibrations are not required. The TC850 outputs data on an 8-bit, 3-state bus. Digital inputs are CMOS compatible; outputs are TTL/CMOS compatible. Chip-enable and byte-select inputs combined with an end-of-conversion output ensures easy interfacing to a wide variety of microprocessors. Conversions can be performed continuously or on command. In continuous mode, data is read as three consecutive bytes and manipulation of address lines is not required. Operating from ±5V supplies, the TC850 dissipates only 20 mW. It is packaged in 40-pin plastic or ceramic dual-inline packages (DIPs) and in a 44-pin plastic leaded chip carrier (PLCC), surface-mount package. #### ORDERING INFORMATION | Part No. | Package | Temperature Range | | | |----------|--------------------|-------------------|--|--| | TC850CLW | 44-Pin PLCC | 0°C to +70°C | | | | TC850CPL | 40-Pin Plastic DIP | 0°C to +70°C | | | | TC850ILW | 44-Pin PLCC | -25°C to +85°C | | | | TC850IJL | 40-Pin CerDIP | -25°C to +85°C | | | #### **PIN CONFIGURATIONS** ## | Lead Temperature (Soldering, | 10 sec)+300°C | |------------------------------|---------------| | Package Power Dissipation | | | CerDIP | 1W @ +85°C | | Plastic DIP | | | Plastic PLCC Package | | Static-sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to Absolute Maximum Rating Conditions for extended periods may affect device reliability. ## ELECTRICAL CHARACTERISTICS: V<sub>S</sub> = ±5V, f<sub>CLK</sub> = 61.44 kHz, V<sub>FS</sub> = 3.2768V, T<sub>A</sub> = 25°C, Fig. 1 Test Circuit | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------------------|---------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------|-------|----------------------------------|--------| | | Zero-Scale Error | V <sub>IN</sub> = 0V | | ±0.25 | ±0.5 | LSB | | | End Point Linearity Error | $-V_{FS} \le V_{IN} \le +V_{FS}$ | | ±1 | ±2 | LSB | | | Differential Nonlinearity | | | ±0.1 | ±0.5 | LSB | | I <sub>IN</sub> | Input Leakage Current | V <sub>IN</sub> = 0V, T <sub>A</sub> = 25°C | _ | 30 | 75 | pΑ | | | | $0^{\circ}C \leq T_{A} \leq +70^{\circ}C$ | _ | | | | | | | –25° ≤ T <sub>A</sub> ≤ +85°C | | 1.1 | 3 | nA | | V <sub>CMR</sub> | Common-Mode Voltage Range | Over Operating Temperature Range | V <sub>S</sub> <sup>-</sup> +1.5 | | V <sub>S</sub> <sup>+</sup> -1.5 | V | | CMRR | Common-Mode Rejection Ratio | $V_{IN} = 0V$ , $V_{CM} = \pm 1V$ | | 80 | | dB | | | Full-Scale Gain Temperature<br>Coefficient | External Ref Temperature<br>Coefficient = 0 ppm/°C<br>$0$ °C $\leq T_A \leq +70$ °C | | 2 | 5 | ppm/°C | | | Zero-Scale Error<br>Temperature Coefficient | $V_{IN} = 0V$<br>$0^{\circ}C \le T_{A} \le +70^{\circ}C$ | _ | 0.3 | 2 | μV/°C | | | Full-Scale Magnitude<br>Symmetry Error | $V_{IN} = \pm 3.275 V$ | _ | 0.5 | 2 | LSB | | e <sub>N</sub> | Input Noise | Not Exceeded 95% of Time | _ | 30 | | μVр.р | | l <sub>S</sub> <sup>+</sup> | Positive Supply Current | | | 2 | 3.5 | mA | | ls- | Negative Supply Current | | | 2 | 3.5 | mA | | V <sub>OH</sub> | Output High Voltage | l <sub>O</sub> = 500 μA | 3.5 | 4.9 | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>O</sub> = 1.6 mA | | 0.15 | 0.4 | V | | lop | Output Leakage Current | Pins 8-15, High-Impedance State | | 0.1 | 1 | μΑ | | $V_{IH}$ | Input High Voltage | Note 3 | 3.5 | 2.3 | | V | | IL | Input Low Voltage | Note 3 | | 2.1 | 1 | ٧ | | I <sub>PU</sub> | Input Pull-Up Current | Pins 2, 3, 4, 6, 7; V <sub>IN</sub> = 0V | | 4 | | μА | | I <sub>PD</sub> | Input Pull-Down Current | Pins 1, 5; V <sub>IN</sub> = 5V | _ | 14 | | μА | | losc | Oscillator Output Current | Pin 18, V <sub>OUT</sub> = 2.5V | T | 140 | T - | μА | | C <sub>IN</sub> | Input Capacitance | Pins 1-7, 17 | | 1 1 | | pF | | Cout | Output Capacitance | Pins 8-15, High-Impedance State | | 15 | | рF | | t <sub>CE</sub> | Chip-Enable Access Time | CS or CE, RD = Low (Note 1) | T | 230 | 450 | ns | | t <sub>RE</sub> | Read-Enable Access Time | CS = High, CE = Low (Note 1) | _ | 190 | 450 | ns | | t <sub>DHC</sub> | Data Hold From CS or CE | RD = Low (Note 1) | | 250 | 450 | ns | | t <sub>DHR</sub> | Data Hold From RD | CS = High, CE = Low (Note 1) | | 210 | 450 | ns | | t <sub>OP</sub> | OVR/POL Data Access Time | $CS = High, \overline{CE} = Low, \overline{RD} = Low$ (Note 1) | _ | 140 | 300 | ns | # 15-BIT, FAST-INTEGRATING CMOS ANALOG-TO-DIGITAL CONVERTER ## TC850 ## **ELECTRICAL CHARACTERISTICS (Cont.)** | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|----------------------------------------|-----|-----|-------------|------| | t <sub>LH</sub> | Low/High Byte Access Time | CS = High, CE = Low, RD = Low (Note 1) | T - | 140 | 300 | ns | | | Clock Setup Time | Positive or Negative Pulse Width | 100 | | _ | ns | | twre | RD Minimum Pulse Width | CS = High, CE = Low (Note 2) | 450 | 230 | | ns | | twrd | RD Minimum Delay Time | CS = High, CE = Low (Note 2) | 150 | 50 | | ns | | twwR | WR Minimum Pulse Width | CS = High, CE = Low, Demand Mode | 75 | 25 | <del></del> | ns | | | Clock Setup Time | Positive or Negative Pulse Width | 100 | † | | ns | **NOTES:** 1. Demand mode, CONT/ $\overline{DEMAND}$ = low. Figure 10 timing diagram. $C_L = 100 \text{ pF}$ . 2. Continuous mode, CONT/DEMAND = high. Figure 12 timing diagram. Digital inputs have CMOS logic levels and internal pull-up/pull-down resistors. For TTL compatibility, external pull-up resistors to V<sub>CC</sub> are recommended. ## **PIN DESCRIPTIONS** | 40-Pin DIP | | | |------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Symbol | Description | | 1 | CS | Chip select, active high. Logically ANDed with $\overrightarrow{CE}$ to enable read and write inputs. (See note 4.) | | 2 | CE | Chip enable, active low. (See note 5.) | | 3 | WR | Write input, active low. When chip is selected (CS = high and CE = low) and in demand mode (CONT/DEMAND = low), a logic low on WR starts a conversion. (See note 4.) | | 4 | RD | Read input, active low. When CS = high and $\overline{\text{CE}}$ = low, a logic low on $\overline{\text{RD}}$ enables the 3-state data outputs. (See note 5.) | | 5 | CONT/DEMAND | Conversion control input. When CONT/DEMAND = low, conversions are initiated by the WR input. When CONT/DEMAND = high, conversions are performed continuously. (See note 4.) | | 6 | OVR/POL | Overrange/polarity data-select input. When making conversions in the demand mode (CONT/<br>DEMAND = low), OVR/POL controls the data output on DB7 when the high-order byte is<br>active. (See note 5.) | | 7 | L/Ħ | Low/high byte-select input. When CONT/DEMAND = low, this input controls whether low-byte or high-byte data is enabled on DB0 through DB7. (See note 5.) | | 8 | DB7 | Most significant data bit output. When reading the A/D conversion result, the polarity, overrange, and DB7 data are output on this pin. (See text.) | | 9-15 | DB6-DB0 | Data outputs DB6-DB0. 3-state, bus compatible. | | 16 | BUSY | A/D conversion status output. BUSY goes to a logic high at the beginning of the deintegrate phase and goes low when conversion is complete. The falling edge of BUSY can be used to generate a $\mu P$ interrupt. | | 17 | OSC <sub>1</sub> | Crystal oscillator connection or external oscillator input. | | 18 | OSC <sub>2</sub> | Crystal oscillator connection. | | 19 | TEST | For factory testing purposes only. Do not make external connection to this pin. | | 20 | DGND | Digital ground connection. | | 21 | COMP | Connection for comparator auto-zero capacitor. Bypass to V <sub>S</sub> <sup>-</sup> with 0.1 μF. | | 22 | Vs- | Negative power supply connection, typically –5V. | | 23 | INT <sub>OUT</sub> | Output of the integrator amplifier. Connect to C <sub>INT</sub> . | | 24 | INT <sub>IN</sub> | Input to the integrator amplifier. Connect to summing node of R <sub>INT</sub> and C <sub>INT</sub> . | | 25 | BUFFER | Output of the input buffer. Connect to R <sub>INT</sub> . | | 26 | C <sub>BUFB</sub> | Connection for buffer auto-zero capacitor. Bypass to V <sub>S</sub> <sup>-</sup> with 0.1 μF. | | 27 | CBUFA | Connection to buffer auto-zero capacitor. Bypass to V <sub>S</sub> <sup>-</sup> with 0.1 μF. | | 28 | C <sub>INTA</sub> | Connection for integrator auto-zero capacitor. Bypass to V <sub>S</sub> <sup>-</sup> with 0.1 μF. | | 29 | CINTB | Connection for integrator auto-zero capacitor. Bypass to V <sub>S</sub> <sup>-</sup> with 0.1 μF. | | 30 | COMMON | Analog common. | | 31 | IN- | Negative differential analog input, | #### PIN DESCRIPTIONS | 40-Pin DIP | | | |------------|-----------------------------|------------------------------------------------------------------------------------------------------| | Pin No. | Symbol | Description | | 30 | COMMON | Analog common. | | 33 | REF <sub>2</sub> + | Positive input for reference voltage V <sub>REF2</sub> . (V <sub>REF2</sub> = V <sub>REF1</sub> /64) | | 34 | C <sub>REF2</sub> + | Positive connection for V <sub>REF2</sub> reference capacitor. | | 35 | C <sub>REF2</sub> | Negative connection for V <sub>REF2</sub> reference capacitor. | | 36 | REF- | Negative input for reference voltages. | | 37 | C <sub>REF1</sub> | Negative connection for V <sub>REF1</sub> reference capacitor. | | 38 | C <sub>REF1</sub> + | Positive connection for V <sub>REF1</sub> reference capacitor. | | 39 | REF₁+ | Positive input for V <sub>REF1</sub> . | | 40 | V <sub>S</sub> <sup>+</sup> | Positive power supply connection, typically +5V. | NOTES: 4. This pin incorporates a pull-down resistor to DGND. This pin incorporates a pull-up resistor to V<sub>S</sub><sup>+</sup>. #### THEORY OF OPERATION The TC850 is a multiple-slope, integrating analog-to-digital converter (ADC). The multiple-slope conversion process, combined with chopper-stabilized amplifiers, results in a significant increase in ADC speed, while maintaining very high resolution and accuracy. #### **Dual-Slope Conversion Principles** The conventional dual-slope converter measurement cycle (shown in Figure 2A) has two distinct phases: - (1) Input signal integration - (2) Reference voltage integration (deintegration) The input signal being converted is integrated for a fixed time period, measured by counting clock pulses. An opposite polarity constant reference voltage is then integrated until the integrator output voltage returns to zero. The reference integration time is directly proportional to the input signal. In a simple dual-slope converter, complete conversion requires the integrator output to "ramp-up" and "ramp-down." Most dual-slope converters add a third phase, auto-zero. During auto-zero, offset voltages of the input buffer, integrator, and comparator are nulled, thereby eliminating the need for zero-offset adjustments. Dual-slope converter accuracy is unrelated to the integrating resistor and capacitor values, as long as they are stable during a measurement cycle. By converting the unknown analog input voltage into an easily-measured function of time, the dual-slope converter reduces the need for expensive, precision passive components. Noise immunity is an inherent benefit of the integrating conversion method. Noise spikes are integrated, or averaged, to zero during the integration period. Integrating ADCs are immune to the large conversion errors that plague successive approximation converters in high-noise environments. A simple mathematical equation relates the input signal, reference voltage, and integration time: $$\frac{1}{RC}\int_0^{t_{SI}}V_{IN}(t)\ dt = \frac{V_R\,t_{RI}}{RC},$$ where: V<sub>R</sub> ≈ Reference voltage t<sub>SI</sub> = Signal integration time (fixed) t<sub>BI</sub> = Reference voltage integration time (variable). ## Multiple-Slope Conversion Principles One limitation of the dual-slope measurement technique is conversion speed. In a typical dual-slope method, the auto-zero and integrate times are each one-half of the deintegrate time. For a 15-bit conversion, $2^{14} + 2^{14} + 2^{15}$ (65,536) clock pulses are required for auto-zero, integrate, and deintegrate phases, respectively. The large number of clock cycles effectively limits the conversion rate to about 2.5 conversions per second, when a typical analog CMOS fabrication process is used. The TC850 uses a multiple-slope conversion technique to increase conversion speed (Figure 2B). This technique makes use of a two-slope deintegration phase and permits 15-bit resolution up to 40 conversions per second. During the TC850's deintegration phase, the integration capacitor is rapidly discharged to yield a resolution of 9 bits. At this point, some charge will remain on the capacitor. This remaining charge is then slowly deintegrated, producing an additional 6 bits of resolution. The result is 15 bits of resolution achieved with only $2^9 + 2^6 (512 + 64, \text{ or } 576)$ clock pulses for deintegration. A complete conversion cycle occupies only 1280 clock pulses. Figure 1 Standard Circuit Configuration In order to generate "fast-slow" integration phases, two voltage references are required. The primary reference ( $V_{REF1}$ ) is set to one-half of the full-scale voltage (typically $V_{REF1}=1.6384V$ , and $V_{FS}=3.2768V$ ). The secondary voltage reference ( $V_{REF2}$ ) is set to $V_{REF1}/64$ (typically 25.6 mV). To maintain 15-bit linearity, a tolerance of 0.5% for $V_{REF2}$ is recommended. ## **ANALOG SECTION DESCRIPTION** The TC850 analog section consists of an input buffer amplifier, integrator amplifier, comparator, and analog switches. A simplified block diagram is shown in Figure 3. #### Conversion Timing Each conversion consists of three phases: (1) Zero Integrator, (2) Signal Integrate, and (3) Reference Integrate (or Deintegrate). Each conversion cycle requires 1280 internal clock cycles (Figure 4). Figure 2A Dual-Slope ADC Cycle Figure 2B "Fast-Slow" Reference Deintegrate Cycle ## Zero-Integrator Phase During the zero-integrator phase, the differential input signal is disconnected from the circuit by opening internal analog gates. The internal nodes are shorted to analog common (ground) to establish a zero-input condition. At the same time, a feedback loop is closed around the input buffer, integrator, and comparator. The feedback loop ensures the integrator output is near OV before the signal-integrate phase begins. During this phase, a chopper-stabilization technique is used to cancel offset errors in the input buffer, integrator, and comparator. Error voltages are stored on the C<sub>BUFF</sub>, C<sub>INT</sub>, and COMP capacitors. The zero-integrate phase requires 246 clock cycles. #### Signal-Integrate Phase The zero-integrator loop is opened and the internal differential inputs are connected to IN+ and IN-. The differential input signal is integrated for a fixed time period. The TC850 signal-integrate period is 256 clock periods, or counts. The crystal oscillator frequency is $\div 4$ before clocking the internal counters. Figure 3 Analog Section Simplified Schematic Figure 4 Conversion Timing The integration time period is: $$t_{SI} = \frac{4}{f_{OSC}} \times 256$$ #### Reference-Integrate Phase During reference-integrate phase, the charge stored on the integrator capacitor is discharged. The time required to discharge the capacitor is proportional to the analog input voltage. The reference integrate phase is divided into three subphases: (1) fast, (2) slow, and (3) overrange deintegrate. During fast deintegrate, $V_{\text{IN}^-}$ is internally connected to analog common and $V_{\text{IN}^+}$ is connected across the previously-charged reference capacitor (C<sub>REF1</sub>). The integrator capacitor is rapidly discharged for a maximum of 512 internal clock pulses, yielding 9 bits of resolution. During the slow deintegrate phase, the internal $V_{\rm IN}^+$ node is now connected to the $C_{\rm REF2}$ capacitor, and the residual charge on the integrator capacitor is further discharged a maximum of 64 clock pulses. At this point, the analog input voltage has been converted with 15 bits of resolution. If the analog input is greater than full scale, the TC850 performs up to three overrange deintegrate subphases. Each subphase occupies a maximum of 64 clock pulses. The overrange feature permits analog inputs up to 192 LSBs greater than full scale to be correctly converted. This feature permits the user to digitally null up to 192 counts of input offset, while retaining full 15-bit resolution. In addition to 512 counts of fast, 64 counts of slow, and 192 counts of overrange deintegrate, the reference-integrate phase uses 10 clock pulses to permit internal nodes to settle. Therefore, the reference integrate cycle occupies 778 clock pulses. #### TC850 ## Pin Description (Analog) #### Differential Inputs (IN+ and IN-) The analog signal to be measured is applied at the IN<sup>+</sup> and IN<sup>-</sup> inputs. The differential input voltage must be within the common-mode range of the converter. The input common-mode range extends from $V_S^+$ –1.5V to $V_S^-$ +1.5V. Within this common-mode voltage range, an 86 dB CMRR is typical. The integrator output also follows the common-mode voltage. The integrator output must not be allowed to saturate. A worst-case condition exists, for example, when a large, positive common-mode voltage with a near full-scale negative differential input voltage is applied. The negative input signal drives the integrator positive when most of its available swing has been used up by the positive commonde voltage. For applications where maximum commonmode range is critical, integrator swing can be reduced. The integrator output can swing within 0.4V of either supply without loss of linearity. #### Differential Reference (VREF) The TC850 requires two reference voltage sources in order to generate the "fast-slow" deintegrate phases. The main voltage reference ( $V_{REF1}$ ) is applied between the REF<sub>1</sub>+ and REF- pins. The secondary reference ( $V_{REF2}$ ) is applied between the REF<sub>2</sub>+ and REF- pins. The reference voltage inputs are fully differential, and the reference voltage can be generated anywhere within the power supply voltage of the converter. However, to minimize roll-over error, especially at high conversion rates, keep the reference common-mode voltage (i.e., REF<sup>-</sup>) near or at the analog common potential. All voltage reference inputs are high impedance. Average reference input current is typically only 30 pA. #### Analog Common (COMMON) Analog common is used as the IN<sup>-</sup> return during the zero-integrator and deintegrate phases of each conversion. If IN<sup>-</sup> is at a different potential than analog common, a common-mode voltage exists in the system. This signal is rejected by the 86 dB CMRR of the converter. However, in most applications, IN<sup>-</sup> will be set at a fixed, known voltage (power supply common, for instance). In this case, analog common should be tied to the same point so that the common-mode voltage is eliminated. #### DIGITAL SECTION DESCRIPTION The TC850 digital section consists of two sets of conversion counters, control and sequencing logic, clock oscillator and divider, data latches, and an 8-bit, 3-state interface bus. A simplified schematic of the bus interface logic is shown in Figure 5. Figure 5 Bus Interface Simplified Schematic #### **Clock Oscillator** The TC850 includes a crystal oscillator on-chip. All that is required is to connect a crystal across OSC<sub>1</sub> and OSC<sub>2</sub> pins, and to add two inexpensive capacitors (Figure 1). The oscillator output is +4 prior to clocking the A/D internal counters. For example, a 100 kHz crystal produces a system clock frequency of 25 kHz. Since each conversion requires 1280 clock periods, in this case the conversion rate will be 25,000/1280, or 19.5 conversions per second. In most applications, however, an external clock is divided down from the microprocessor clock. In this case, the OSC<sub>1</sub> pin is used as the external oscillator input and OSC<sub>2</sub> is left unconnected. The external clock driver should swing from digital ground to $V_S^+$ . The +4 function is active for both external clock and crystal oscillator operations. ### **Digital Operating Modes** Two modes of operation are available with the TC850, continuous conversions and on-demand. The operating mode is controlled by the CONT/DEMAND input. The bus interface method is different for continuous and demand modes of operation. #### **Demand Mode Operation** When CONT/DEMAND is low, the TC850 performs one conversion each time the chip is selected and the WR input is pulsed low. Data is valid on the falling edge of the BUSY output and can be accessed using the interface truth table (Table I). #### Continuous Mode Operation When CONT/DEMAND is high, the TC850 continuously performs conversions. Data will be valid on the falling edge of the BUSY output, and remains valid for 443-1/2 clock cycles. The low/high $(L/\overline{H})$ byte-select and overrange/polarity $(OVR/\overline{POL})$ inputs are disabled during continuous mode operation. Data must be read in three consecutive bytes, as shown in Table I. NOTE: In continuous mode, the conversion result must be read within 443-1/2 clock cycles of the BUSY output falling edge. After this time (i.e., 1/2 clock cycle before BUSY goes high) the internal counters are reset and the data is lost Table I. Bus Interface Truth Table | CE-CS | RD | CONT/DEMAND | L/H | OVR/POL | DB7 | DB6-DB0 | |--------------|-------|-------------|-------|---------|-----------------------------------|-----------------------| | Pins 1 and 2 | Pin 4 | Pin 5 | Pin 7 | Pin 6 | Pin 8 | Pin 9-Pin 15 (Note 1) | | 0 | 0 | 0 | 0 | 0 | "1" = Input Positive | Data Bits 14-8 | | 0 | 0 | 0 | 0 | 1 | "1" = Input Overrange<br>(Note 2) | Data Bits 14–8 | | 0 | 0 | 0 | 1 | Χ | Data Bit 7 | Data Bits 6-0 | | 0 | 0 | 1 | Х | X | Note 3 | | | 0 | 1 | X | Х | Х | High-Impedance State | | | 1 | Х | X | Х | X | High-Impedance State | | NOTES: 1. Pin numbers refer to 40-pin DIP. 2. Extended overrange operation: Although rated at 15 bits (±32,767 counts) of resolution, the TC850 provides an additional 191 counts above full scale. For example, with a full-scale input of 3.2768V, the maximum analog input voltage which will be properly converted is 3.2958V. The extended resolution is signified by the overrange bit being high and the low-order byte contents being between 0 and 190. For example, with a full-scale voltage of 3.2768V: | VIN | Overrange Bit | Low Byte | Data Bits 14-8 | |---------|---------------|-------------------|----------------| | 3.2767V | Low | 255 <sub>10</sub> | 12710 | | 3.2768V | High | 00010 | 010 | | 3.2769V | High | 00110 | 010 | | 3.2867V | High | 09910 | 010 | - 3. Continuous mode data transfer: - a. In continuous mode, data MUST be read in three sequential bytes after the BUSY output goes low: - (1) The first byte read will be the high-order byte, with DB7 = polarity, - (2) The second byte read will contain the low-order byte. - (3) The third byte read will again be the high-order byte, but with DB7 = overrange. - b. All three data bytes must be read within 443-1/2 clock cycles after the falling edge of BUSY. - c. The RD input must go high after each byte is read, so that the internal byte counter will be incremented. However, the CS and CE inputs can remain enabled through the entire data transfer sequence. #### TC850 ### Pin Description (Digital) #### Chip Select and Chip Enable (CS and CE) The CS and $\overline{\text{CE}}$ inputs permit easy interfacing to a variety of digital bus systems. $\overline{\text{CE}}$ is active low while CS is active high. These inputs are logically ANDed internally and are used to enable the $\overline{\text{RD}}$ and $\overline{\text{WR}}$ inputs. #### Write Enable Input (WR) The write input is used to initiate a conversion when the TC850 is in demand mode. CS and $\overline{\text{CE}}$ must be active for the $\overline{\text{WR}}$ input to be recognized. The status of the data bus is meaningless during the $\overline{\text{WR}}$ pulse, because no data is actually written into the TC850. #### Read Enable Input (RD) The read input, combined with CS and $\overline{CE}$ , enables the 3-state data bus outputs. Also, in continuous mode, the rising edge of the $\overline{RD}$ input activates an internal byte counter to sequentially read the three data bytes. #### Low/High Byte Select (L/H) The L/H input determines whether the low (least significant) byte or high (most significant) byte of data is placed on the 3-state data bus. This input is meaningful only when the TC850 is in the demand mode. In the continuous mode, data must be read in three predetermined bytes, so the L/H input is ignored. #### Overrange/Polarity Bit Select (OVR/POL) The TC850 provides 15 bits of resolution, plus polarity and overrange bits. Thus, 17 bits of information must be transferred on an 8-bit data bus. To accomplish this, the overrange and polarity bits are multiplexed onto data bit DB7 of the most significant byte. When OVR/ $\overline{POL}$ is high, DB7 of the high byte contains the overrange status (high = analog input overrange, low = input within full scale). When OVR/ $\overline{POL}$ is low, DB7 is high for positive analog input polarity and low for negative polarity. The OVR/ $\overline{POL}$ input is meaningful only when CS, $\overline{CE}$ , and $\overline{RD}$ are active, and $\overline{L/H}$ is low (i.e., the most significant byte is selected). $\overline{OVR/POL}$ is ignored when the TC850 is in continuous mode. ## Continuous/Demand Mode Input (CONT/DEMAND) This input controls the TC850 operating mode. When CONT/DEMAND is high, the TC850 performs conversions continuously. In continuous mode, data must be read in the prescribed sequence shown in Table I. Also, all three data bytes must be read within 443-1/2 internal clock cycles after the BUSY output goes low. After 443-1/2 clock cycles data will be lost When CONT/ $\overline{\text{DEMAND}}$ is low, the TC850 begins a conversion each time CS and $\overline{\text{CE}}$ are active and $\overline{\text{WR}}$ is pulsed low. The conversion is complete and data can be read after the falling edge of the BUSY output. In demand mode, data can be read in any sequence, and remains valid until WR is again pulsed low. #### **Busy Output (BUSY)** The BUSY output is used to convey an end-of-conversion to external logic. BUSY goes high at the beginning of the deintegrate phase and goes low at the end of the conversion cycle. Data is valid on the falling edge of BUSY. The output-high period is fixed at 836 clock periods, regardless of the analog input value. BUSY is active during continuous and demand mode operation. This output can also be used to generate an end-of-conversion interrupt in $\mu P$ -based systems. Noninterrupt-driven systems can poll BUSY to determine when data is valid. ## ANALOG SECTION APPLICATIONS Component Selection #### Reference Voltage The typical value for reference voltage $V_{REF1}$ is 1.6384V. This value yields a full-scale voltage of 3.2768V and resolution of 100 $\mu$ V per step. The $V_{REF2}$ value is derived by dividing $V_{REF1}$ by 64. Thus, typical $V_{REF2}$ value is 1.6384V/64, or 25.6 mV. The $V_{REF2}$ value should be adjusted within ±1% to maintain 15-bit accuracy for the total conversion process; i.e., $$V_{REF2} = \frac{V_{REF1}}{64} \pm 1\%.$$ The reference voltage is not limited to exactly 1.6384V, however, because the TC850 performs a ratiometric conversion. Therefore, the conversion result will be: Digital counts = $$\frac{V_{IN}}{V_{REF1}}$$ • 16384. The full-scale voltage can range from 3.2V to 3.5V. Fullscale voltages of less than 3.2V will result in increased noise in the least significant bits, while a full-scale above 3.5V will exceed the input common-mode range. #### Integration Resistor The TC850 buffer supplies 25 µA of integrator charging current with minimal linearity error. R<sub>INT</sub> is easily calculated: $$R_{INT} = \frac{V_{FULL} \text{ SCALE}}{25 \, \mu A}$$ For a full-scale voltage of 3.2768V, values of $R_{INT}$ between 120 $k\Omega$ and 150 $k\Omega$ are acceptable. #### Integration Capacitor The integration capacitor should be selected to produce an integrator swing of ≈4V at full scale. The capacitor value is easily calculated: $$C = \frac{V_{FS}}{R_{INT}} \cdot \frac{4 \cdot 256}{4V \cdot f_{CLOCK}}$$ where $f_{CLOCK}$ is the crystal or external oscillator frequency and $V_{FS}$ is the maximum input voltage. The integration capacitor should be selected for low dielectric absorption to prevent roll-over errors. A polypropylene, polyester or polycarbonate dielectric capacitor is recommended. #### **Reference Capacitors** The reference capacitors require a low leakage dielectric, such as polypropylene, polyester or polycarbonate. A value of 1 $\mu$ F is recommended for operation over the temperature range. If high-temperature operation is not required, the $C_{\text{REF}}$ values can be reduced. #### **Auto-Zero Capacitors** Five capacitors are required to auto-zero the input buffer, integrator amplifier, and comparator. Recommended capacitors are 0.1 µF film dielectric (such as polyester or polypropylene). Ceramic capacitors are not recommended. ## DIGITAL SECTION APPLICATION Oscillator The TC850 may operate with a crystal oscillator. The crystal selected should be designed for a Pierce oscillator, such as an AT-cut quartz crystal. The crystal oscillator schematic is shown in Figure 6. Since low frequency crystals are very large and ceramic resonators are too lossy, the TC850 clock should be derived from an external source, such as a microprocessor clock. The clock should be input on the $OSC_1$ pin and no connection should be made to the $OSC_2$ pin. The external clock should swing between DGND and $Vs^+$ . Since oscillator frequency is ÷4 internally and each conversion requires 1280 internal clock cycles, the conversion time will be: Conversion time = $$f_{CLOCK} \times 4 \times 1280$$ . An important advantage of the integrating ADC is the ability to reject periodic noise. This feature is most often used to reject line frequency (50 Hz or 60 Hz) noise. Noise rejection is accomplished by selecting the integration period equal to one or more line frequency cycles. The desired clock frequency is selected as follows: $$f_{CLOCK} = f_{NOISE} \times 4 \times 256$$ , where $f_{NOISE}$ is the noise frequency to be rejected, 4 represents the clock divider, and 256 is the number of integrate cycles. For example, 60 Hz noise will be rejected with a clock frequency of 61.44 kHz, giving a conversion rate of 12 conversions/sec. Integer submultiples of 61.44 kHz (such as 30.72 kHz, etc.) will also reject 60 Hz noise. For 50 Hz noise rejection, a 51.2 kHz frequency is recommended. If noise rejection is not important, other clock frequencies can be used. The TC850 will typically operate at conversion rates ranging from 3 to 40 conversions/sec, corresponding to oscillator frequencies from 15.36 kHz to 204.8 kHz. Figure 6 Crystal Oscillator Schematic #### Data Bus Interfacing The TC850 provides an easy and flexible digital interface. A 3-state data bus and six control inputs permit the TC850 to be treated as a memory device, in most applications. The conversion result can be accessed over an 8-bit bus or via a $\mu P$ I/O port. A typical $\mu P$ bus interface for the TC850 is shown in Figure 7. In this example, the TC850 operates in the demand mode, and conversion begins when a write operation is performed to any decoded address space. The BUSY output interrupts the $\mu P$ at the end-of-conversion. The A/D conversion result is read as three memory bytes. The two LSBs of the address bus select high/low byte and overrange/polarity bit data, while high-order address lines enable the $\overline{\text{CE}}$ input. Figure 8 shows a typical interface to a $\mu P$ I/O port or single-chip $\mu C$ . The TC850 operates in the continuous mode, and can either interrupt the $\mu C/\mu P$ or be polled with an input pin. ## 15-BIT, FAST-INTEGRATING CMOS ANALOG-TO-DIGITAL CONVERTER #### TC850 Figure 7 Interface to Typical µP Data Bus Figure 8 Interface to Typical µP I/O Port or Single-Chip µC Since the PA0–PA7 inputs are dedicated to reading A/D data, the A/D CS/ $\overline{\text{CE}}$ inputs can be enabled continuously. In continuous mode, data must be read in 3 bytes, as shown in Table I. The required $\overline{\text{RD}}$ pulses are provided by a $\mu\text{C}/\mu\text{P}$ output pin. The circuit of Figure 8 can also operate in the demand mode, with the start-up conversion strobe generated by a $\mu\text{C}/\mu\text{P}$ output pin. In this case, the L/H and CONT/ $\overline{\text{DEMAND}}$ inputs can be controlled by I/O pins and the $\overline{\text{RD}}$ input connected to digital ground. #### **Demand Mode Interface Timing** When CONT/DEMAND input is low, the TC850 performs a conversion each time $\overline{CE}$ and CS are active and $\overline{WR}$ is strobed low. The demand mode conversion timing is shown in Figure 9. BUSY goes low and data is valid 1155 clock pulses after WR goes low. After BUSY goes low, 125 additional clock cycles are required before the next conversion cycle will begin Once conversion is started, $\overline{WR}$ is ignored for 1100 internal clock cycles. After 1100 clock cycles, another $\overline{WR}$ pulse is recognized and initiates a new conversion when the present conversion is complete. A negative edge on $\overline{WR}$ is required to begin conversion. If $\overline{WR}$ is held low, conversions will not occur continuously. The A/D conversion data is valid on the falling edge of BUSY, and remains valid until one-half internal clock cycle before BUSY goes high on the succeeding conversion. BUSY can be monitored with an I/O pin to determine end of conversion, or to generate a µP interrupt. In demand mode, the three data bytes can be read in any desired order. The TC850 is simply regarded as three bytes of memory and accessed accordingly. The bus output timing is shown in Figure 10. #### Continuous Mode Interface Timing When the CONT/DEMAND input is high, the TC850 performs conversions continuously. Data will be valid on the falling edge of BUSY, and all three bytes must be read within 443-1/2 internal clock cycles of BUSY going low. The timing diagram is shown in Figure 11. In continuous mode, OVR/POL and L/H byte-select inputs are ignored. The TC850 automatically cycles through three data bytes, as shown in Table I. Bus output timing in the continuous mode is shown in Figure 12. Figure 9 Conversion Timing, Demand Mode Figure 10 Bus Output Timing, Demand Mode ## 15-BIT, FAST-INTEGRATING CMOS ANALOG-TO-DIGITAL CONVERTER ## TC850 Figure 11 Conversion Timing, Continuous Mode Figure 12 Bus Output Timing, Continuous Mode