



Sample &

🖥 Buy







CC3100 SWAS031B – JUNE 2013 – REVISED JUNE 2014

# CC3100 SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> and Internet-of-Things Solution for MCU Applications

## 1 Device Overview

### 1.1 Features

- CC3100 SimpleLink Wi-Fi Consists of Wi-Fi Network Processor and Power-Management Subsystems
- Wi-Fi Network Processor Subsystem
  - Featuring Wi-Fi Internet-On-a-Chip™
  - Dedicated ARM MCU
     Completely Offloads Wi-Fi and Internet
     Protocols from the External Microcontroller
  - Wi-Fi Driver and Multiple Internet Protocols in ROM
  - 802.11 b/g/n Radio, Baseband, and Medium Access Control (MAC), Wi-Fi Driver, and Supplicant
  - TCP/IP Stack
    - Industry-Standard BSD Socket Application Programming Interfaces (APIs)
    - 8 Simultaneous TCP or UDP Sockets
    - 2 Simultaneous TLS and SSL Sockets
  - Powerful Crypto Engine for Fast, Secure Wi-Fi and Internet Connections with 256-Bit AES Encryption for TLS and SSL Connections
  - Station, AP, and Wi-Fi Direct® Modes
  - WPA2 Personal and Enterprise Security
  - SimpleLink Connection Manager for Autonomous and Fast Wi-Fi Connections
  - SmartConfig<sup>™</sup> Technology, AP Mode, and WPS2 for Easy and Flexible Wi-Fi Provisioning
  - TX Power
    - 18.0 dBm @ 1 DSSS
    - 14.5 dBm @ 54 OFDM

- RX Sensitivity
  - -95.7 dBm @ 1 DSSS
  - -74.0 dBm @ 54 OFDM
- Application Throughput
  - UDP: 16 Mbps
  - TCP: 12 Mbps
- Host Interface
  - Interfaces with 8-, 16-, and 32-Bit MCU or ASICs Over SPI or UART Interface
  - Low External Host Driver Footprint: Less Than 7KB of Code Memory and 700 B of RAM Memory Required for TCP Client Application
- Power-Management Subsystem
  - Integrated DC-DC Supports a Wide Range of Supply Voltage:
    - V<sub>BAT</sub> Wide-Voltage Mode: 2.1 to 3.6 V
  - Preregulated 1.85-V Mode
  - Advanced Low-Power Modes
    - Hibernate with RTC: 4 µA
    - Low-Power Deep Sleep (LPDS): 115 μA
    - RX Traffic (MCU Active): 53 mA @ 54 OFDM
    - TX Traffic (MCU Active): 223 mA @ 54 OFDM, Maximum Power
    - Idle Connected: 690 µA @ DTIM = 1
- Clock Source
  - 40.0-MHz Crystal with Internal Oscillator
  - 32.768-kHz Crystal or External RTC Clock
- Package and Operating Temperature
  - 0.5-mm Pitch, 64-Pin, 9-mm × 9-mm QFN
  - Ambient Temperature Range: -40°C to 85°C





### 1.2 Applications

- For Internet-of-Things applications, such as:
  - Cloud Connectivity
  - Home Automation
  - Home Appliances
  - Access Control
  - Security Systems
  - Smart Energy

### Internet Gateway

- Industrial Control
- Smart Plug and Metering
- Wireless Audio
- IP Network Sensor Nodes

1.3 Description

Connect any low-cost, low-power microcontroller (MCU) to the Internet of Things (IoT). The CC3100 wireless networking solution is part of the new SimpleLink Wi-Fi family that dramatically simplifies the implementation of Internet connectivity. The CC3100 device integrates all protocols for Wi-Fi and Internet, which greatly minimizes host MCU software requirements. With built-in security protocols, the CC3100 solution provides a robust and simple security experience. Additionally, the CC3100 device is a complete platform solution including various tools and software, sample applications, user and programming guides, reference designs and the TI E2E<sup>™</sup> support community. The CC3100 device is available in an easy-to-layout QFN package.

The Wi-Fi network processor subsystem features a Wi-Fi Internet-on-a-Chip and contains an additional dedicated ARM MCU that completely offloads the host MCU. This subsystem includes an 802.11 b/g/n radio, baseband, and MAC with a powerful crypto engine for fast, secure Internet connections with 256-bit encryption. The CC3100 device supports Station, Access Point, and Wi-Fi Direct modes. The device also supports WPA2 personal and enterprise security and WPS 2.0. This subsystem includes embedded TCP/IP and TLS/SSL stacks, HTTP server, and multiple Internet protocols.

The power-management subsystem includes integrated DC-DC converters supporting a wide range of supply voltages. This subsystem enables low-power consumption modes, such as the hibernate with RTC mode requiringabout 4  $\mu$ A of current.

The CC3100 device can connect to any 8, 16, or 32-bit MCU over the SPI or UART Interface. The device driver minimizes the host memory footprint requirements requiring less than 7KB of code memory and 700 B of RAM memory for a TCP client application.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE       |  |
|-------------|----------|-----------------|--|
| CC3100      | QFN (64) | 9.0 mm x 9.0 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



#### 1.4 Functional Block Diagram

Figure 1-1 shows the CC3100 hardware overview.



Figure 1-1. CC3100 Hardware Overview

Figure 1-2 shows an overview of the CC3100 embedded software.



Figure 1-2. CC3100 Software Overview



Page

## **Table of Contents**

| 1 | Devid | ce Overview <u>1</u>                    |
|---|-------|-----------------------------------------|
|   | 1.1   | Features <u>1</u>                       |
|   | 1.2   | Applications 2                          |
|   | 1.3   | Description 2                           |
|   | 1.4   | Functional Block Diagram 3              |
| 2 | Revis | sion History <u>4</u>                   |
| 3 | Term  | inal Configuration and Functions        |
|   | 3.1   | Pin Attributes                          |
| 4 | Spec  | ifications 9                            |
|   | 4.1   | Absolute Maximum Ratings 9              |
|   | 4.2   | Handling Ratings 9                      |
|   | 4.3   | Power-On Hours                          |
|   | 4.4   | Recommended Operating Conditions        |
|   | 4.5   | Electrical Characteristics 10           |
|   | 4.6   | WLAN Receiver Characteristics           |
|   | 4.7   | WLAN Transmitter Characteristics        |
|   | 4.8   | Current Consumption                     |
|   | 4.9   | Thermal Characteristics for RGC Package |
|   | 4.10  | Timing and Switching Characteristics    |

|   | 4.11  | External Interfaces               | 21        |
|---|-------|-----------------------------------|-----------|
|   |       |                                   |           |
|   | 4.12  | Host UART                         | 22        |
| 5 | Detai | iled Description                  | 25        |
|   | 5.1   | Overview                          | <u>25</u> |
|   | 5.2   | Functional Block Diagram          | 26        |
|   | 5.3   | Wi-Fi Network Processor Subsystem | <u>26</u> |
|   | 5.4   | Power-Management Subsystem        | 27        |
|   | 5.5   | Low-Power Operating Modes         | 28        |
|   | 5.6   | Memory                            | 28        |
| 6 | Appl  | ications and Implementation       | 30        |
|   | 6.1   | Application Information           | 30        |
| 7 | Devie | ce and Documentation Support      | 34        |
|   | 7.1   | Device Support                    | 34        |
|   | 7.2   | Documentation Support             | 35        |
|   | 7.3   | Community Resources               | 35        |
|   | 7.4   | Trademarks                        | 35        |
|   | 7.5   | Electrostatic Discharge Caution   | 35        |
|   | 7.6   | Glossary                          | 35        |
| 8 | Mech  | nanical Packaging and Orderable   |           |
|   |       | mation                            | 36        |
|   |       |                                   |           |

### 2 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (July 2013) to Revision B

|   |                                                                                                      | _         |
|---|------------------------------------------------------------------------------------------------------|-----------|
| • | Changed CC3100R to CC3100                                                                            | 1         |
| ٠ | Changed organizational flow of document in compliance with Data Sheet Council standard               | 1         |
| • | Added Wi-Fi Internet-on-a-Chip                                                                       | 1         |
| ٠ | Changed Smart Config to SmartConfig                                                                  | 1         |
| • | Changed HOSTINTR to HOST_INTR                                                                        | 1         |
| ٠ | Changed VIN_DCDC_ANA1 to VIN_DCDC_ANA, VBAT_DCDC_PA to VIN_DCDC_PA, VBAT_DCDC_DIG to                 |           |
|   | VIN_DCDC_DIG, VBAT_IO1 to VIN_IO1, VBAT_IO2 to VIN_IO2, DCDC_ANA1_SW to DCDC_ANA_SW,                 |           |
|   | VDD_IO to VIO, and VDDIO to VIO                                                                      | 1         |
| • | Changed Section 1.1, Features                                                                        | 1         |
| • | Changed Section 1.4, Functional Block Diagram                                                        |           |
| • | Changed list of applications in Section 1.2, Applications                                            | 2         |
| • | Added more detail to Section 1.3, Description                                                        |           |
| ٠ | Added Device Information table                                                                       | 2         |
| ٠ | Added Figure 1-1                                                                                     | 3         |
| • | Added Figure 1-2                                                                                     | 3         |
| • | Added note in Section 3.1, Pin Description                                                           | <u>6</u>  |
| • | Deleted WSP ESD column in Table 3-1                                                                  | 7         |
| ٠ | Added "leave unconnected" to NC pins in Table 3-1                                                    | 7         |
| • | Added note in Table 3-1                                                                              | 7         |
| • | Changed Pull at Reset column to State at Reset                                                       | 7         |
| • | Changed pin 4 from GPIO_13 to FORCE_AP, pin 18 from MODE_SEL to NC, pin 58 from TEST_58 to NC_58,    |           |
|   | and TEST_59 to NC_59 in Table 3-1                                                                    | 7         |
| • | Changed RF_BG I/O type from N/A to RF in Table 3-1                                                   |           |
| • | Added thermal slew parameter in Recommended Operating Conditions                                     | <u>9</u>  |
| ٠ | Changed WLAN Receiver Characteristics values                                                         |           |
| • | Changed 11 CCK condition from 29.0 to 19.0 dBm in WLAN Transmitter Characteristics                   |           |
| • |                                                                                                      | <u>12</u> |
| ٠ | Added graphs representing TX Power and IBAT vs TX Power Level Settings (1 DSSS, 6 OFDM, and 54 OFDM) |           |
| ٠ | Added 4.10.3.5, Input Clocks/Oscillators                                                             | 19        |

Copyright © 2013–2014, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

| • | Changed Figure 4-12                                                                                         | 20        |
|---|-------------------------------------------------------------------------------------------------------------|-----------|
| • | Changed minimum clock period to 50 ns, maximum clock low period to 25 ns, and maximum clock high period     |           |
|   | to 25 ns in Host SPI Interface Timing Parameters                                                            | 20        |
| • | Added clock frequency @ VBAT = $3.3$ V and VBAT $\leq 2.1$ V in <i>Host SPI Interface Timing Parameters</i> | 20        |
|   |                                                                                                             |           |
| • | Changed Figure 4-13                                                                                         | 20        |
| • | Changed I8 parameter fom TX data setup time to TX data output delay and max value to 8.5                    | 21        |
| • | Changed value for TX data hold time to 8                                                                    | 21        |
| • | Changed SPI flash clock from 40 to 20 MHz in Table 4-10                                                     | <u>21</u> |
| • | Added description for nHIB pin in Table 4-11                                                                |           |
| ٠ | Changed HOST_SPI_CLK from 24 MHz to 20 MHz in Table 4-11                                                    | 22        |
| ٠ | Added Section 4.12, Host UART                                                                               | 22        |
| ٠ | Changed Figure 5-1                                                                                          | 26        |
| ٠ | Added Section 5.3, Wi-Fi Network Processor Subsystem                                                        | 26        |
| • | Added Table 5-1, Summary of Features Supported by the NWP Subsystem                                         | 26        |
| • | Changed in Section 5.4, Power Management Architecture                                                       |           |
| • | Added Section 5.5, Low-Power Operating Modes                                                                | 28        |
| • | Changed LPDS wakeup time from 10 ms to < 3 ms in Section 5.5.1, <i>Low-Power Deep Sleep</i>                 | 28        |
|   | Added Section 5.6, <i>Memory</i>                                                                            | 20        |
|   | Added Section 5. Applied and Implementation                                                                 | 20        |
| • | Added Section 6, Applications and Implementation                                                            | 30        |
| • | Changed wide voltage to 2.1 and PA supply connection L3 - NC                                                |           |
| • | Changed ANT_SEL_1 and ANT_SEL_2 to NC_53, TEST_58 to NC_58, and TEST_59 to NC_59 in Figure 6-2              |           |
| • | Changed wide voltage to 2.1 and PA supply connection L3 - NC                                                |           |
| ٠ | Added Section 7, Device and Documentation Support                                                           | <u>34</u> |
|   |                                                                                                             |           |

## 3 Terminal Configuration and Functions

Figure 3-1 shows pin assignments for the 64-pin QFN package.



Figure 3-1. QFN 64-Pin Assignments

#### 3.1 Pin Attributes

Table 3-1 describes the CC3100 pins.

#### NOTE

If an external device drives a positive voltage to signal pads when the CC3100 device is not powered, DC current is drawn from the other device. If the drive strength of the external device is adequate, an unintentional wakeup and boot of the CC3100 device can occur. To prevent current draw, TI recommends one of the following:

- All devices interfaced to the CC3100 device must be powered from the same power rail as the CC3100 device.
- Use level-shifters between the CC3100 device and any external devices fed from other independent rails.
- The nRESET pin of the CC3100 device must be held low until the VBAT supply to the device is driven and stable.

www.ti.com

### Table 3-1. Pin Attributes

| PIN | DEFAULT FUNCTION                 | STATE AT RESET<br>AND HIBERNATE | Ι/Ο ΤΥΡΕ | DESCRIPTION                                                                                                                                                       |
|-----|----------------------------------|---------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 2   | nHIB                             | Hi-Z                            | I        | Hibernate signal input to the NWP (active low). This is connected to the MCU GPIO. If the Hibernate function is not used, connect to $V_{cc}$ using 100K pull-up. |
| 3   | Reserved                         | Hi-Z                            | NA       | Reserved for future use                                                                                                                                           |
| 4   | FORCE_AP                         | Hi-Z                            | I        | For forced AP mode, pull to high on the board using 100k resistor. Otherwise, pull down to ground using 100k resistor. <sup>(1)</sup>                             |
| 5   | HOST_SPI_CLK                     | Hi-Z                            | I        | Host interface SPI clock                                                                                                                                          |
| 6   | HOST_SPI_MOSI                    | Hi-Z                            | I        | Host interface SPI data input                                                                                                                                     |
| 7   | HOST_SPI_MISO                    | Hi-Z                            | 0        | Host interface SPI data output                                                                                                                                    |
| 8   | HOST_SPI_CS                      | Hi-Z                            | I        | Host interface SPI chip select                                                                                                                                    |
| 9   | VDD_DIG1                         | Hi-Z                            | Power    | Digital core supply (1.2 V)                                                                                                                                       |
| 10  | VIN_IO1                          | Hi-Z                            | Power    | I/O supply                                                                                                                                                        |
| 11  | FLASH_SPI_CLK                    | Hi-Z                            | 0        | Serial flash interface: SPI clock                                                                                                                                 |
| 12  | FLASH_SPI_MOSI                   | Hi-Z                            | 0        | Serial flash interface: SPI data out                                                                                                                              |
| 13  | FLASH _SPI_MISO<br>(active high) | Hi-Z                            | I        | Serial flash interface: SPI data in                                                                                                                               |
| 14  | FLASH _SPI_CS                    | Hi-Z                            | 0        | Serial flash interface: SPI chip select                                                                                                                           |
| 15  | HOST_INTR                        | Hi-Z                            | 0        | Interrupt output                                                                                                                                                  |
| 16  | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 17  | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 18  | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 19  | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 20  | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 21  | SOP2/TCXO_EN                     | Hi-Z                            | 0        | Enable signal for external TCXO. Add 10k pulldown to ground.                                                                                                      |
| 22  | WLAN_XTAL_N                      | Hi-Z                            | Analog   | Connect the WLAN 40-MHz XTAL here.                                                                                                                                |
| 23  | WLAN_XTAL_P                      | Hi-Z                            | Analog   | Connect the WLAN 40-MHz XTAL here.                                                                                                                                |
| 24  | VDD_PLL                          | Hi-Z                            | Power    | Internal PLL power supply (1.4 V nominal)                                                                                                                         |
| 25  | LDO_IN2                          | Hi-Z                            | Power    | Input to internal LDO                                                                                                                                             |
| 26  | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 27  | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 28  | NC                               | Hi-Z                            | N/A      | Unused; leave unconnected.                                                                                                                                        |
| 29  | Reserved                         | Hi-Z                            | 0        | Reserved for future use                                                                                                                                           |
| 30  | Reserved                         | Hi-Z                            | 0        | Reserved for future use                                                                                                                                           |
| 31  | RF_BG                            | Hi-Z                            | RF       | 2.4-GHz RF TX/RX                                                                                                                                                  |
| 32  | nRESET                           | Hi-Z                            | I        | RESET input for the device. Active low input. Use RC circuit (100k $  $ 0.1 $\mu F)$ for power on reset.                                                          |
| 33  | VDD_PA_IN                        | Hi-Z                            | Power    | Power supply for the RF power amplifier (PA)                                                                                                                      |
| 34  | SOP1                             | Hi-Z                            | N/A      | Add 100K pulldown to ground.                                                                                                                                      |
| 35  | SOP0                             | Hi-Z                            | N/A      | Add 100K pulldown to ground.                                                                                                                                      |
| 36  | LDO_IN1                          | Hi-Z                            | Power    | Input to internal LDO                                                                                                                                             |
| 37  | VIN_DCDC_ANA                     | Hi-Z                            | Power    | Power supply for the DC-DC converter for analog section                                                                                                           |
| 38  | DCDC_ANA_SW                      | Hi-Z                            | Power    | Analog DC-DC converter switch output                                                                                                                              |
| 39  | VIN_DCDC_PA                      | Hi-Z                            | Power    | PA DC-DC converter input supply                                                                                                                                   |

(1) Using a configuration file stored on flash, the vendor can optionally block any possibility of bringing up AP using the FORCE\_AP pin.



| Table | 3-1. | Pin | Attributes | (continued) |
|-------|------|-----|------------|-------------|
|-------|------|-----|------------|-------------|

| PIN | DEFAULT FUNCTION | STATE AT RESET<br>AND HIBERNATE | Ι/Ο ΤΥΡΕ | DESCRIPTION                                                                    |  |
|-----|------------------|---------------------------------|----------|--------------------------------------------------------------------------------|--|
| 40  | DCDC_PA_SW_P     | Hi-Z                            | Power    | PA DC-DC converter switch output +ve                                           |  |
| 41  | DCDC_PA_SW_N     | Hi-Z                            | Power    | PA DC-DC converter switch output -ve                                           |  |
| 42  | DCDC_PA_OUT      | Hi-Z                            | Power    | PA DC-DC converter output. Connect the output capacitor for DC-DC here.        |  |
| 43  | DCDC_DIG_SW      | Hi-Z                            | Power    | Digital DC-DC converter switch output                                          |  |
| 44  | VIN_DCDC_DIG     | Hi-Z                            | Power    | Power supply input for the digital DC-DC converter                             |  |
| 45  | DCDC_ANA2_SW_P   | Hi-Z                            | Power    | Analog2 DC-DC converter switch output +ve                                      |  |
| 46  | DCDC_ANA2_SW_N   | Hi-Z                            | Power    | Analog2 DC-DC converter switch output -ve                                      |  |
| 47  | VDD_ANA2         | Hi-Z                            | Power    | Analog2 power supply input                                                     |  |
| 48  | VDD_ANA1         | Hi-Z                            | Power    | Analog1 power supply input                                                     |  |
| 49  | VDD_RAM          | Hi-Z                            | Power    | Power supply for the internal RAM                                              |  |
| 50  | UART1_nRTS       | Hi-Z                            | 0        | UART host interface                                                            |  |
| 51  | RTC_XTAL_P       | Hi-Z                            | Analog   | 32.768 kHz XTAL_P/external CMOS level<br>clock input                           |  |
| 52  | RTC_XTAL_N       | Hi-Z                            | Analog   | 32.768 kHz XTAL_N/100k external pullup for<br>external clock                   |  |
| 53  | NC               | Hi-Z                            | N/A      | Unused. Leave unconnected.                                                     |  |
| 54  | VIN_IO2          | Hi-Z                            | Power    | I/O power supply. Same as battery voltage.                                     |  |
| 55  | UART1_TX         | Hi-Z                            | 0        | UART host interface. Connect to test point or prototype for flash programming. |  |
| 56  | VDD_DIG2         | Hi-Z                            | Power    | Digital power supply (1.2 V)                                                   |  |
| 57  | UART1_RX         | Hi-Z                            | I        | UART host interface. Connect to test point on prototype for flash programming. |  |
| 58  | TEST_58          |                                 | N/A      | Test signal. Connect to an external test point.                                |  |
| 59  | TEST_59          |                                 | N/A      | Test signal. Connect to an external test point.                                |  |
| 60  | TEST_60          | Hi-Z                            | 0        | Test signal. Connect to an external test point.                                |  |
| 61  | UART1_nCTS       | Hi-Z                            | I        | UART host interface                                                            |  |
| 62  | TEST_62          | Hi-Z                            | 0        | Test signal. Connect to an external test point.                                |  |
| 63  | NC               | Hi-Z                            | I/O      | Leave unconnected                                                              |  |
| 64  | NC               | Hi-Z                            | I/O      | Leave unconnected                                                              |  |
| 65  | GND              |                                 | Power    | Ground tab used as thermal and electrical ground                               |  |

### 4 Specifications

All measurements are referenced at the device pins, unless otherwise indicated. All specifications are over process and voltage, unless otherwise indicated.

### 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

| PARAMETERS                                       | PINS       | MIN  | MAX                   | UNIT |
|--------------------------------------------------|------------|------|-----------------------|------|
| $V_{BAT}$ and $V_{IO}$                           | 37, 39, 44 | -0.5 | 3.8                   | V    |
| V <sub>IO</sub> -V <sub>BAT</sub> (differential) | 10, 54     |      | 0.0                   | V    |
| Digital inputs                                   |            | -0.5 | V <sub>IO</sub> + 0.5 | V    |
| RF pins                                          |            | -0.5 | 2.1                   | V    |
| Analog pins (XTAL)                               |            | -0.5 | 2.1                   | V    |
| Operating temperature range (T <sub>A</sub> )    |            | -40  | +85                   | °C   |

### 4.2 Handling Ratings

|                  |                           |                                                                                          | MIN   | MAX   | UNIT |
|------------------|---------------------------|------------------------------------------------------------------------------------------|-------|-------|------|
| T <sub>stg</sub> | Storage temperature range |                                                                                          | -55   | +125  | °C   |
| V <sub>ESD</sub> | Electrostatic discharge   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | -2000 | +2000 | V    |
|                  |                           | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -500  | +500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 4.3 Power-On Hours

| CONDITIONS                                                                   | РОН                   |
|------------------------------------------------------------------------------|-----------------------|
| T <sub>Ambient</sub> up to 85°C, assuming 20% active mode and 80% sleep mode | 17,500 <sup>(1)</sup> |

(1) The CC3100 device can be operated reliably for 10 years.

### 4.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

| PARAMETERS                                                   | PINS                  | CONDITIONS <sup>(2) (3)</sup> | MIN  | TYP  | MAX | UNIT      |
|--------------------------------------------------------------|-----------------------|-------------------------------|------|------|-----|-----------|
| $V_{\text{BAT}},V_{\text{IO}}$ (shorted to $V_{\text{BAT}})$ | 10, 37, 39,<br>44, 54 | Direct battery connection     | 2.1  | 3.3  | 3.6 | V         |
| $V_{\text{BAT}},V_{\text{IO}}$ (shorted to $V_{\text{BAT}})$ | 10, 37, 39,<br>44, 54 | Preregulated 1.85 V           | 1.76 | 1.85 | 1.9 | V         |
| Ambient thermal slew                                         |                       |                               | -20  |      | 20  | °C/minute |

(1) Operating temperature is limited by crystal frequency variation.

(2) To ensure WLAN performance, ripple on the 2.1- to 3.3-V supply must be less than ±300 mV.

(3) To ensure WLAN performance, ripple on the 1.85-V supply must be less than 2% (±40 mV).

The device enters a brown-out condition whenever the input voltage dips below  $V_{BROWN}$  (see Figure 4-1). This condition must be considered during design of the power supply routing, especially if operating from a battery. High-current operations (such as a TX packet) cause a dip in the supply voltage, potentially triggering a brown-out. The resistance includes the internal resistance of the battery, contact resistance of the battery holder (4 contacts for a 2 x AA battery) and the wiring and PCB routing resistance.



Note: For  $V_{BAT}$  wide-voltage mode,  $V_{BROWN} = 2.1$  V. For preregulated 1.85-V mode,  $V_{BROWN} = 1.76$  V.

#### Figure 4-1. Brown-Out Timing Diagram

For example, the device draws about 400 mA from the supply @ 2.3 V for a 1 DSSS packet at maximum power. This condition can cause a drop of 200 mV across a  $0.5-\Omega$  routing resistance.

In the brown-out condition, the device is in RESET state except for the Hibernate module (including the 32-kHz RTC clock), which is kept on. The current in this state can reach approximately 400 µA.

### 4.5 Electrical Characteristics

#### 3.3 V, 25°C

|                 | PARAMETER                                               | TEST<br>CONDITIONS | MIN        | NOM | MAX         | UNIT |
|-----------------|---------------------------------------------------------|--------------------|------------|-----|-------------|------|
| C <sub>IN</sub> | Pin capacitance                                         |                    |            | 4   |             | pF   |
| V <sub>IH</sub> | High-level input voltage                                |                    | 0.65 × VDD |     | VDD + 0.5 V | V    |
| V <sub>IL</sub> | Low-level input voltage                                 |                    | -0.5       |     | 0.35 × VDD  | V    |
| I <sub>IH</sub> | High-level input current                                |                    |            | 5   |             | nA   |
| IIL             | Low-level input current                                 |                    |            | 5   |             | nA   |
| V <sub>OH</sub> | High-level output voltage<br>(VDD = 3.0 V)              |                    | 2.4        |     |             | V    |
| V <sub>OL</sub> | Low-level output voltage<br>(VDD = 3.0 V)               |                    |            |     | 0.4         | V    |
| I <sub>OH</sub> | High-level source current, VOH = 2.4                    |                    | 6          |     |             | mA   |
| I <sub>OL</sub> | Low-level sink current, VOH = 0.4                       |                    | 6          |     |             | mA   |
| Pin In          | ternal Pullup and Pulldown (25°C)                       |                    |            |     |             |      |
|                 | PARAMETER                                               | TEST<br>CONDITIONS | MIN        | NOM | MAX         | UNIT |
| I <sub>OH</sub> | Pull-Up current, V <sub>OH</sub> = 2.4<br>(VDD = 3.0 V) |                    | 5          |     | 10          | μA   |
| I <sub>OL</sub> | Pull-Down current, $V_{OL} = 0.4$<br>(VDD = 3.0 V)      |                    | 5          |     |             | μA   |



### 4.6 WLAN Receiver Characteristics

T<sub>A</sub> = +25°C, V<sub>BAT</sub> = 2.1 to 3.6 V. Parameters measured at SoC pin on channel 7 (2442 MHz)

| Parameter                                                                 | Condition (Mbps)         | Min | Тур   | Max | Units |
|---------------------------------------------------------------------------|--------------------------|-----|-------|-----|-------|
|                                                                           | 1 DSSS                   |     | -95.7 |     |       |
|                                                                           | 2 DSSS                   |     | -93.6 |     |       |
|                                                                           | 11 CCK                   |     | -88.0 |     |       |
|                                                                           | 6 OFDM                   |     | -90.0 |     |       |
| Sensitivity                                                               | 9 OFDM                   |     | -89.0 |     |       |
| (8% PER for 11b rates, 10% PER for 11g/11n rates)(10% PER) <sup>(1)</sup> | 18 OFDM                  |     | -86.0 |     | dDate |
|                                                                           | 36 OFDM                  |     | -80.5 |     | dBm   |
|                                                                           | 54 OFDM                  |     | -74.0 |     |       |
|                                                                           | MCS0 (GF) <sup>(2)</sup> |     | -89.0 |     |       |
|                                                                           | MCS7 (GF) <sup>(2)</sup> |     | -71.0 |     |       |
| Maximum input level                                                       | 802.11b                  |     | -4.0  |     |       |
| (10% PER)                                                                 | 802.11g                  |     | -10.0 |     |       |

(1) Sensitivity is 1-dB worse on channel 13 (2472 MHz).

(2) Sensitivity for mixed mode is 1-dB worse.

### 4.7 WLAN Transmitter Characteristics

T<sub>A</sub> = +25°C, V<sub>BAT</sub> = 2.1 to 3.6 V. Parameters measured at SoC pin on channel 7 (2442 MHz).<sup>(1)</sup>

| Parameter                                                                   | Condition <sup>(2)</sup> | Min | Тур  | Max | Units |
|-----------------------------------------------------------------------------|--------------------------|-----|------|-----|-------|
|                                                                             | 1 DSSS                   |     | 18.0 |     |       |
|                                                                             | 2 DSSS                   |     | 18.0 |     |       |
|                                                                             | 11 CCK                   |     | 18.3 |     |       |
|                                                                             | 6 OFDM                   |     | 17.3 |     |       |
| Maximum RMS output power measured at<br>1 dB from IEEE spectral mask or EVM | 9 OFDM                   |     | 17.3 |     | dBm   |
|                                                                             | 18 OFDM                  |     | 17.0 |     |       |
|                                                                             | 36 OFDM                  |     | 16.0 |     |       |
|                                                                             | 54 OFDM                  |     | 14.5 |     |       |
|                                                                             | MCS7 (MM)                |     | 13.0 |     | ]     |
| Transmit center frequency accuracy                                          |                          | -25 |      | 25  | ppm   |

(1) Channel-to-channel variation is up to 2 dB. The edge channels (2412 and 2472 MHz) have reduced TX power to meet FCC emission limits.

(2) In preregulated 1.85-V mode, maximum TX power is 0.25 to 0.75 dB lower for modulations higher than 18 OFDM.

### 4.8 Current Consumption

 $T_A = +25^{\circ}C, V_{BAT} = 3.6 V$ 

| PARAMETER                               | Т                         | EST CONDITIONS <sup>(1)</sup> <sup>(2)</sup> | MIN | TYP <sup>(3)</sup> | MAX | UNIT |
|-----------------------------------------|---------------------------|----------------------------------------------|-----|--------------------|-----|------|
|                                         | 4 0000                    | TX power level = 0                           |     | 272                |     |      |
|                                         | 1 DSSS                    | TX power level = 4                           |     | 188                |     | ]    |
| TY                                      | 0.05014                   | TX power level = 0                           |     | 248                |     |      |
| ТХ                                      | 6 OFDM                    | TX power level = 4                           |     | 179                |     |      |
|                                         |                           | TX power level = 0                           |     | 223                |     | - mA |
|                                         | 54 OFDM                   | TX power level = 4                           |     | 160                |     |      |
|                                         | 1 DSSS                    |                                              |     | 53                 |     | ]    |
| RX                                      | 54 OFDM                   |                                              |     | 53                 |     |      |
| Idle connected <sup>(4)</sup>           |                           |                                              |     | 0.69               |     |      |
| LPDS                                    |                           |                                              |     | 0.115              |     |      |
| Hibernate                               |                           |                                              |     | 4                  |     | μA   |
|                                         | V <sub>BAT</sub> = 3.3 V  |                                              |     | 450                |     |      |
| Peak calibration current <sup>(5)</sup> | V <sub>BAT</sub> = 2.1 V  |                                              |     | 670                |     | mA   |
|                                         | V <sub>BAT</sub> = 1.85 V |                                              |     | 700                |     |      |

(1) TX power level = 0 implies maximum power (see Figure 4-2 through Figure 4-4). TX power level = 4 implies output power backed off approximately 4 dB.

(2) The CC3100 system is a constant power-source system. The active current numbers scale based on the V<sub>BAT</sub> voltage supplied.

(3) External serial-flash-current consumption is not included.

(4) DTIM = 1

(5) The complete calibration can take up to 17 mJ of energy from the battery over a time of 24 ms. Calibration is performed sparingly, typically when coming out of Hibernate and only if temperature has changed by more than 20°C or the time elapsed from prior calibration is greater than 24 hours.



Note: The area enclosed in the circle represents a significant reduction in current when transitioning from TX power level 3 to 4. In the case of lower range requirements (14 dbm output power), TI recommends using TX power level 4 to reduce the current.

Figure 4-2. TX Power and IBAT vs TX Power Level Settings (1 DSSS)





Figure 4-3. TX Power and IBAT vs TX Power Level Settings (6 OFDM)



Figure 4-4. TX Power and IBAT vs TX Power Level Settings (54 OFDM)

### 4.9 Thermal Characteristics for RGC Package

| AIR FLOW        |             |               |               |               |  |  |  |  |  |
|-----------------|-------------|---------------|---------------|---------------|--|--|--|--|--|
| PARAMETER       | 0 lfm (C/W) | 150 lfm (C/W) | 250 lfm (C/W) | 500 lfm (C/W) |  |  |  |  |  |
| θ <sub>ja</sub> | 23          | 14.6          | 12.4          | 10.8          |  |  |  |  |  |
| Ψ <sub>jt</sub> | 0.2         | 0.2           | 0.3           | 0.1           |  |  |  |  |  |
| $\Psi_{jb}$     | 2.3         | 2.3           | 2.2           | 2.4           |  |  |  |  |  |
| θ <sub>jc</sub> | 6.3         |               |               |               |  |  |  |  |  |
| θ <sub>jb</sub> | 2.4         |               |               |               |  |  |  |  |  |

### 4.10 Timing and Switching Characteristics

### 4.10.1 Power Supply Sequencing

For proper operation of the CC3100 device, perform the recommended power-up sequencing as follows:

- 1. Tie  $V_{BAT}$  (pins 37, 39, 44) and  $V_{IO}$  (pins 54 and 10) together on the board.
- 2. Hold the RESET pin low while the supplies are ramping up. TI recommends using a simple RC circuit (100K  $\parallel$  0.1  $\mu$ F, RC = 10 ms).
- 3. For an external RTC clock, ensure that the clock is stable before RESET is deasserted (high).

For timing diagrams, see Section 4.10.2, Reset Timing.

### 4.10.2 Reset Timing

#### 4.10.2.1 nRESET (32K XTAL)

Figure 4-5 shows the reset timing diagram for the 32K XTAL first-time power-up and reset removal.



#### Figure 4-5. First-Time Power-Up and Reset Removal Timing Diagram (32K XTAL)

Table 4-1 describes the timing requirements for the 32K XTAL first-time power-up and reset removal.

| Item | Name                    | Description                                                                      | Min | Тур    | Max |
|------|-------------------------|----------------------------------------------------------------------------------|-----|--------|-----|
| Τ1   | Supply settling time    | Depends on<br>application board<br>power supply, decap,<br>and so on             |     | 3 ms   |     |
| T2   | Hardware wakeup<br>time |                                                                                  |     | 25 ms  |     |
| Т3   | Initialization time     | 32-kHz XTAL settling<br>+ firmware<br>initialization time +<br>radio calibration |     | 1.35 s |     |

 Table 4-1. First-Time Power-Up and Reset Removal Timing Requirements (32K XTAL)

### 4.10.2.2 nRESET (External 32K)

Figure 4-6 shows the reset timing diagram for the external 32K first-time power-up and reset removal.



#### Figure 4-6. First-Time Power-Up and Reset Removal Timing Diagram (External 32K)

Table 4-2 describes the timing requirements for the external 32K first-time power-up and reset removal.

| Item | Name                    | Description                                                          | Min | Тур   | Мах |
|------|-------------------------|----------------------------------------------------------------------|-----|-------|-----|
| T1   | Supply settling time    | Depends on<br>application board<br>power supply, decap,<br>and so on |     | 3 ms  |     |
| T2   | Hardware wakeup<br>time |                                                                      |     | 25 ms |     |

### Table 4-2. First-Time Power-Up and Reset Removal Timing Requirements (External 32K) (continued)

| Item | Name                | Description                                            | Min | Тур    | Мах |
|------|---------------------|--------------------------------------------------------|-----|--------|-----|
| ТЗ   | Initialization time | Firmware initialization<br>time + radio<br>calibration |     | 250 ms |     |

#### 4.10.2.3 Wakeup from Hibernate

Figure 4-7 shows the timing diagram for wakeup from the hibernate state.



32KHz XTAL/CXO

#### Figure 4-7. nHIB Timing Diagram

## NOTE

The 32.768-kHz XTAL is kept enabled by default when the chip goes to hibernate in response to nHIB being pulled low.

Table 4-3 describes the timing requirements for nHIB.

Table 4-3. nHIB Timing Requirements

| Item                       | Name                                                         | Description                        | Min   | Тур   | Max |
|----------------------------|--------------------------------------------------------------|------------------------------------|-------|-------|-----|
| T <sub>hib_min</sub>       | Minimum hibernate<br>time                                    | Minimum pulse width<br>of nHIB = 0 | 10 ms |       |     |
| T <sub>wake_from_hib</sub> | Hardware wakeup<br>time plus firmware<br>initialization time | See <sup>(1)</sup> .               |       | 50 ms |     |

(1) If temperature changes by more than 20°C, initialization time from HIB can increase by 200 ms due to radio calibration.

### 4.10.3 Clock Specifications

The CC3100 device requires two separate clocks for its operation:

- A slow clock running at 32.768 kHz is used for the RTC.
- A fast clock running at 40 MHz is used by the device for the internal processor and the WLAN subsystem.

The device features internal oscillators that enable the use of cheaper crystals rather than dedicated TCXOs for these clocks. The RTC can also be fed externally to provide reuse of an existing clock on the system and reduce overall cost.



#### 4.10.3.1 Slow Clock Using Internal Oscillator

The RTC crystal connected on the device supplies the free-running slow clock. The accuracy of the slow clock frequency must be 32.768 kHz ±150 ppm. In this mode of operation, the crystal is tied between RTC\_XTAL\_P (pin 51) and RTC\_XTAL\_N (pin 52) with a suitable load capacitance.

Figure 4-8 shows the crystal connections for the slow clock.



Figure 4-8. RTC Crystal Connections

#### 4.10.3.2 Slow Clock Using an External Clock

When an RTC clock oscillator is present in the system, the CC3100 device can accept this clock directly as an input. The clock is fed on the RTC\_XTAL\_P line and the RTC\_XTAL\_N line is held to VIO. The clock must be a CMOS-level clock compatible with VIO fed to the device.

Figure 4-9 shows the external RTC clock input connection.



Figure 4-9. External RTC Clock Input

#### 4.10.3.3 Fast Clock (F<sub>ref</sub>) Using an External Crystal

The CC3100 device also incorporates an internal crystal oscillator to support a crystal-based fast clock. The XTAL is fed directly between WLAN\_XTAL\_P (pin 23) and WLAN\_XTAL\_N (pin 22) with suitable loading capacitors.

Figure 4-10 shows the crystal connections for the fast clock.





### Figure 4-10. Fast Clock Crystal Connections

#### 4.10.3.4 Fast Clock (F<sub>ref</sub>) Using an External Oscillator

The CC3100 device can accept an external TCXO/XO for the 40-MHz clock. In this mode of operation, the clock is connected to WLAN\_XTAL\_P (pin 23). WLAN\_XTAL\_N (pin 22) is connected to GND. The external TCXO/XO can be enabled by TCXO\_EN (pin 21) from the device to optimize the power consumption of the system.

If the TCXO does not have an enable input, an external LDO with an enable function can be used. Using the LDO improves noise on the TCXO power supply.

Figure 4-11 shows the connection.



Figure 4-11. External TCXO Input

Table 4-4 lists the external  $F_{ref}$  clock requirements.

| Table 4-4. | External F   | Clock R | equirements (    | (–40°C to +85°C) |
|------------|--------------|---------|------------------|------------------|
|            | Extornal ref |         | oquin onnonito i |                  |

| CI                                          | naracteristics | Condition                                   | Sym | Min | Тур   | Max    | Unit   |
|---------------------------------------------|----------------|---------------------------------------------|-----|-----|-------|--------|--------|
| Frequency                                   |                |                                             |     |     | 40.00 |        | MHz    |
| Frequency accuracy (Initial + temp + aging) |                |                                             |     |     |       | ±20    | ppm    |
| Frequency input duty cycle                  |                |                                             |     | 45  | 50    | 55     | %      |
| Clock voltage limits                        |                | Sine or clipped<br>sine wave, AC<br>coupled | Vpp | 0.7 |       | 1.2    | Vpp    |
| Phase noise @ 40 MHz                        |                | @ 1 kHz                                     |     |     |       | -125   | dBc/Hz |
|                                             |                | @ 10 kHz                                    |     |     |       | -138.5 | dBc/Hz |
|                                             |                | @ 100 kHz                                   |     |     |       | -143   | dBc/Hz |
| Input impedance                             | Resistance     |                                             |     | 12  |       |        | KΩ     |
|                                             | Capacitance    |                                             |     |     |       | 7      | pF     |



#### 4.10.3.5 Input Clocks/Oscillators

Table 4-5 lists the RTC crystal requirements.

#### Table 4-5. RTC Crystal Requirements

| CHARACTERISTICS    | CONDITION                   | SYM | MIN | TYP    | MAX  | UNIT |
|--------------------|-----------------------------|-----|-----|--------|------|------|
| Frequency          |                             |     |     | 32.768 |      | kHz  |
| Frequency accuracy | Initial + temp + aging      |     |     |        | ±150 | ppm  |
| Crystal ESR        | 32.768 kHz, C1 = C2 = 10 pF |     |     |        | 70   | kΩ   |

Table 4-6 lists the external RTC digital clock requirements.

#### Table 4-6. External RTC Digital Clock Requirements

| CHARACTERISTICS                                                   | CONDITION               | SYM                            | MIN                    | TYP   | MAX                    | UNIT   |
|-------------------------------------------------------------------|-------------------------|--------------------------------|------------------------|-------|------------------------|--------|
| Frequency                                                         |                         |                                |                        | 32768 |                        | Hz     |
| Frequency accuracy                                                |                         |                                |                        |       | ±150                   | ppm    |
| (Initial + temp + aging)                                          |                         |                                |                        |       |                        |        |
| Input transition time t <sub>r</sub> /t <sub>f</sub> (10% to 90%) |                         | t <sub>r</sub> /t <sub>f</sub> |                        |       | 100                    | ns     |
| Frequency input duty cycle                                        |                         |                                | 20                     | 50    | 80                     | %      |
| Slow clock input voltage limits                                   | Square wave, DC coupled | V <sub>ih</sub>                | 0.65 × V <sub>IO</sub> |       | V <sub>IO</sub>        | V      |
|                                                                   |                         | V <sub>il</sub>                | 0                      |       | 0.35 × V <sub>IO</sub> | V peak |
| Input impedance                                                   |                         |                                | 1                      |       |                        | MΩ     |
|                                                                   |                         |                                |                        |       | 5                      | pF     |

Table 4-7 lists the WLAN fast-clock crystal requirements.

#### Table 4-7. WLAN Fast-Clock Crystal Requirements

| CHARACTERISTICS    | CONDITION                | SYM | MIN | ТҮР | MAX | UNIT |
|--------------------|--------------------------|-----|-----|-----|-----|------|
| Frequency          |                          |     |     | 40  |     | MHz  |
| Frequency accuracy | Initial + temp + aging   |     |     |     | ±20 | ppm  |
| Crystal ESR        | 40 MHz, C1 = C2 = 6.2 pF |     | 40  | 50  | 60  | Ohm  |

### 4.10.4 Interfaces

This section describes the interfaces that are supported by the CC3100 device:

- Host SPI
- Flash SPI
- Host UART

#### 4.10.4.1 Host SPI Interface Timing



Figure 4-12. Host SPI Interface Timing

| Parameter Parameter <sup>(1)</sup><br>Number |                  | Parameter Name                                | Min               | Мах | Unit |
|----------------------------------------------|------------------|-----------------------------------------------|-------------------|-----|------|
| l1                                           | F                | Clock frequency @ V <sub>BAT</sub> = 3.3 V    |                   | 20  | MHz  |
|                                              |                  | Clock frequency @ $V_{BAT} \le 2.1 \text{ V}$ |                   | 12  |      |
| 12                                           | t <sub>clk</sub> | Clock period                                  | 50                |     | ns   |
| 13                                           | t <sub>LP</sub>  | Clock low period                              |                   | 25  | ns   |
| 14                                           | t <sub>HT</sub>  | Clock high period                             | Clock high period |     | ns   |
| 15                                           | D                | Duty cycle                                    | 45                | 55  | %    |
| 16                                           | t <sub>IS</sub>  | RX data setup time                            | 4                 |     | ns   |
| 17                                           | t <sub>IH</sub>  | RX data hold time                             | 4                 |     | ns   |
| 18                                           | t <sub>OD</sub>  | TX data output delay                          |                   | 20  |      |
| 19                                           | t <sub>OH</sub>  | TX data hold time                             |                   | 24  | ns   |

#### Table 4-8. Host SPI Interface Timing Parameters

(1) The timing parameter has a maximum load of 20 pf at 3.3 V.

#### 4.10.4.2 Flash SPI Interface Timing



Figure 4-13. Flash SPI Interface Timing

www.ti.com

| Parameter<br>Number | Parameter        | Parameter Name       | Min | Мах | Unit |
|---------------------|------------------|----------------------|-----|-----|------|
| l1                  | F                | Clock frequency      |     | 20  | MHz  |
| 12                  | t <sub>clk</sub> | Clock period         | 50  |     | ns   |
| 13                  | t <sub>LP</sub>  | Clock low period     |     | 25  | ns   |
| 14                  | t <sub>HT</sub>  | Clock high period    |     | 25  | ns   |
| 15                  | D                | Duty cycle           | 45  | 55  | %    |
| 16                  | t <sub>IS</sub>  | RX data setup time   | 1   |     | ns   |
| 17                  | t <sub>IH</sub>  | RX data hold time    | 2   |     | ns   |
| 18                  | t <sub>OD</sub>  | TX data output delay |     | 8.5 | ns   |
| 19                  | t <sub>OH</sub>  | TX data hold time    |     | 8   | ns   |

### Table 4-9. Flash SPI Interface Timing Parameters

### 4.11 External Interfaces

### 4.11.1 SPI Flash Interface

The external serial flash stores the user profiles and firmware patch updates. The CC3100 device acts as a master in this case; the SPI serial flash acts as the slave device. This interface can work up to a speed of 20 MHz.

Figure 4-14 shows the SPI flash interface.



Figure 4-14. SPI Flash Interface

Table 4-10 lists the SPI flash interface pins.

#### Table 4-10. SPI Flash Interface

| Pin Name       | Description                                               |
|----------------|-----------------------------------------------------------|
| FLASH_SPI_CLK  | Clock (up to 20 MHz) CC3100 device to serial flash        |
| FLASH_SPI_CS   | CS (active low) signal from CC3100 device to serial flash |
| FLASH_SPI_MISO | Data from serial flash to CC3100 device                   |
| FLASH_SPI_MOSI | Data from CC3100 device to serial flash                   |

### 4.11.2 SPI Host Interface

The device interfaces to an external host using the SPI interface. The CC3100 device can interrupt the host using the HOST\_INTR line to initiate the data transfer over the interface. The SPI host interface can work up to a speed of 20 MHz.

Figure 4-15 shows the SPI host interface.



CC3100 (slave) MCU HOST\_SPI\_CLK HOST\_SPI\_NCS HOST\_SPI\_MISO HOST\_SPI\_MOSI HOST\_INTR nHIB MCU SPI\_CLK SPI\_CLK SPI\_NCS SPI\_MISO SPI\_MOSI INTR GPIO SWAS031-027

Figure 4-15. SPI Host Interface

Table 4-11 lists the SPI host interface pins.

#### Table 4-11. SPI Host Interface

| Pin Name      | Description                                                                                    |
|---------------|------------------------------------------------------------------------------------------------|
| HOST_SPI_CLK  | Clock (up to 20 MHz) from MCU host to CC3100 device                                            |
| HOST_SPI_CS   | CS (active low) signal from MCU host to CC3100 device                                          |
| HOST_SPI_MOSI | Data from MCU host to CC3100 device                                                            |
| HOST_INTR     | Interrupt from CC3100 device to MCU host                                                       |
| HOST_SPI_MISO | Data from CC3100 device to MCU host                                                            |
| nHIB          | Active-low signal that commands the CC3100 device to enter hibernate mode (lowest power state) |

### 4.12 Host UART

The SimpleLink device requires the UART configuration described in Table 4-12.

#### Table 4-12. SimpleLink UART Configuration

| Property                | Supported CC3100 Configuration                                                                           |
|-------------------------|----------------------------------------------------------------------------------------------------------|
| Baud rate               | 115200 bps, no auto-baud rate detection, ca nbe changed by the host up to 3 Mbps using a special command |
| Data bits               | 8 bits                                                                                                   |
| Flow control            | CTS/RTS                                                                                                  |
| Parity                  | None                                                                                                     |
| Stop bits               | 1                                                                                                        |
| Bit order               | LSBit first                                                                                              |
| Host interrupt polarity | Active high                                                                                              |
| Host interrupt mode     | Rising edge or level 1                                                                                   |
| Endianness              | Little-endian only <sup>(1)</sup>                                                                        |

(1) The SimpleLink device does not support automatic detection of the host length while using the UART interface.



### 4.12.1 5-Wire UART Topology

Figure 4-16 shows the typical 5-wire UART topology comprised of 4 standard UART lines plus one IRQ line from the device to the host controller to allow efficient low power mode.



Figure 4-16. Typical 5-Wire UART Topology

This is the typical and recommended UART topology because it offers the maximum communication reliability and flexibility between the host and the SimpleLink device.

### 4.12.2 4-Wire UART Topology

The 4-wire UART topology eliminates the host IRQ line (see Figure 4-17). Using this topology requires one of the following conditions to be met:

- Host is always awake or active.
- Host goes to sleep but the UART module has receiver start-edge detection for auto wakeup and does not lose data.



Figure 4-17. 4-Wire UART Configuration

### 4.12.3 3-Wire UART Topology

The 3-wire UART topology requires only the following lines (see Figure 4-18):

- RX
- TX
- CTS



Figure 4-18. 3-Wire UART Topology

Using this topology requires one of the following conditions to be met:

• Host always stays awake or active.

- Host goes to sleep but the UART module has receiver start-edge detection for auto wakeup and does not lose data.
- Host can always receive any amount of data transmitted by the SimpleLink device because there is no flow control in this direction.

Because there is no full flow control, the host cannot stop the SimpleLink device to send its data; thus, the following parameters must be carefully considered:

- Max baud rate
- RX character interrupt latency and low-level driver jitter buffer
- Time consumed by the user's application



### **5** Detailed Description

### 5.1 Overview

### 5.1.1 Device Features

#### 5.1.1.1 WLAN

- 802.11b/g/n integrated radio, modem, and MAC supporting WLAN communication as a BSS station with CCK and OFDM rates in the 2.4-GHz ISM band
- Auto-calibrated radio with a single-ended 50-Ω interface enables easy connection to the antenna without requiring expertise in radio circuit design.
- Advanced connection manager with multiple user-configurable profiles stored in an NVMEM allows automatic fast connection to an access point without user or host intervention.
- Supports all common Wi-Fi security modes for personal and enterprise networks with on-chip security accelerators
- SmartConfig technology: A 1-step, 1-time process to connect a CC3100-enabled device to the home wireless network, removing dependency on the I/O capabilities of the host MCU; thus, it is usable by deeply embedded applications.
- 802.11 transceiver mode: Allows transmitting and receiving of proprietary data through a socket without adding MAC or PHY headers. This mode provides the option to select the working channel, rate, and transmitted power. The receiver mode works together with the filtering options.

#### 5.1.1.2 Network Stack

- Integrated IPv4 TCP/IP stack with BSD socket APIs for simple Internet connectivity with any MCU, microprocessor, or ASIC
- Support of eight simultaneous TCP, UDP, or RAW sockets
- Built-in network protocols: ARP, ICMP, DHCP client, and DNS client for easy connection to the local network and the Internet
- Service discovery: Multicast DNS service discovery lets a client advertise its service without a centralized server. After connecting to the access point, the CC3100 device provides critical information, such as device name, IP, vendor, and port number.

#### 5.1.1.3 Host Interface and Driver

- Interfaces over a 4-wire serial peripheral interface (SPI) with any MCU or a processor at a clock speed of 20 MHz.
- Interfaces over UART with any MCU with a baud rate up to 3 Mbps. A low footprint driver is provided for TI MCUs and is easily ported to any processor or ASIC.
- Simple APIs enable easy integration with any single-threaded or multithreaded application.

#### 5.1.1.4 System

- Works from a single preregulated power supply or connects directly to a battery
- Ultra-low leakage when disabled (hibernate mode) with a current of less than 4  $\mu A$  with the RTC running
- Integrated clock sources

### 5.2 Functional Block Diagram

Figure 5-1 shows the functional block diagram of the CC3100 SimpleLink Wi-Fi solution.



Figure 5-1. Functional Block Diagram

### 5.3 Wi-Fi Network Processor Subsystem

The Wi-Fi network processor subsystem includes a dedicated ARM MCU to completely offload the host MCU along with an 802.11 b/g/n radio, baseband, and MAC with a powerful crypto engine for a fast, secure WLAN and Internet connections with 256-bit encryption. The CC3100 device supports station, AP, and Wi-Fi Direct modes. The device also supports WPA2 personal and enterprise security and WPS 2.0. The Wi-Fi network processor includes an embedded IPv4 TCP/IP stack.

Table 5-1 summarizes the NWP features.

| Item | Domain | Category      | Feature               | Details                                                               |
|------|--------|---------------|-----------------------|-----------------------------------------------------------------------|
| 1    | TCP/IP | Network Stack | IPv4                  | Baseline IPv4 stack                                                   |
| 2    | TCP/IP | Network Stack | TCP/UDP               | Base protocols                                                        |
| 3    | TCP/IP | Protocols     | DHCP                  | Client and server mode                                                |
| 4    | TCP/IP | Protocols     | ARP                   | Support ARP protocol                                                  |
| 5    | TCP/IP | Protocols     | DNS/mDNS              | DNS Address resolution and local server                               |
| 6    | TCP/IP | Protocols     | IGMP                  | Up to IGMPv3 for multicast management                                 |
| 7    | TCP/IP | Applications  | mDNS                  | Support multicast DNS for service publishing over IP                  |
| 8    | TCP/IP | Applications  | mDNS-SD               | Service discovery protocol over IP in local network                   |
| 9    | TCP/IP | Applications  | Web Sever/HTTP Server | URL static and dynamic response with template.                        |
| 10   | TCP/IP | Security      | TLS/SSL               | TLS v1.2 (client/server)/SSL v3.0                                     |
| 11   | TCP/IP | Security      | TLS/SSL               | For the supported Cipher Suite, go to SimpleLink Wi-Fi<br>CC3100 SDK. |
| 12   | TCP/IP | Sockets       | RAW Sockets           | User-defined encapsulation at WLAN MAC/PHY or IP layers               |
| 13   | WLAN   | Connection    | Policies              | Allows management of connection and reconnection policy               |
| 14   | WLAN   | MAC           | Promiscuous mode      | Filter-based Promiscuous mode frame receiver                          |

Table 5-1. Summary of Features Supported by the NWP Subsystem

Copyright © 2013–2014, Texas Instruments Incorporated

| vww | .ti.com |  |
|-----|---------|--|
|     |         |  |

| ltem | Domain | Category     | Feature             | Details                                                                                        |
|------|--------|--------------|---------------------|------------------------------------------------------------------------------------------------|
| 15   | WLAN   | Performance  | Initialization time | From enable to first connection to open AP less than 50 ms                                     |
| 16   | WLAN   | Performance  | Throughput          | UDP = 16 Mbps                                                                                  |
| 17   | WLAN   | Performance  | Throughput          | TCP = 12 Mbps                                                                                  |
| 18   | WLAN   | Provisioning | WPS2                | Enrollee using push button or PIN method.                                                      |
| 19   | WLAN   | Provisioning | AP Config           | AP mode for initial product configuration (with configurable Web page and beacon Info element) |
| 20   | WLAN   | Provisioning | SmartConfig         | Alternate method for initial product configuration                                             |
| 21   | WLAN   | Provisioning | WAC Ready           | Apple provisioning scheme                                                                      |
| 22   | WLAN   | Role         | Station             | 802.11bgn Station with legacy 802.11 power save                                                |
| 23   | WLAN   | Role         | Soft AP             | 802.11 bg single station with legacy 802.11 power save                                         |
| 24   | WLAN   | Role         | P2P                 | P2P operation as GO                                                                            |
| 25   | WLAN   | Role         | P2P                 | P2P operation as CLIENT                                                                        |
| 26   | WLAN   | Security     | STA-Personal        | WPA2 personal security                                                                         |
| 27   | WLAN   | Security     | STA-Enterprise      | WPA2 enterprise security                                                                       |
| 28   | WLAN   | Security     | STA-Enterprise      | EAP-TLS                                                                                        |
| 29   | WLAN   | Security     | STA-Enterprise      | EAP-PEAPv0/TLS                                                                                 |
| 30   | WLAN   | Security     | STA-Enterprise      | EAP-PEAPv1/TLS                                                                                 |
| 31   | WLAN   | Security     | STA-Enterprise      | EAP-PEAPv0/MSCHAPv2                                                                            |
| 32   | WLAN   | Security     | STA-Enterprise      | EAP-PEAPv1/MSCHAPv2                                                                            |
| 33   | WLAN   | Security     | STA-Enterprise      | EAP-TTLS/EAP-TLS                                                                               |
| 34   | WLAN   | Security     | STA-Enterprise      | EAP-TTLS/MSCHAPv2                                                                              |
| 35   | WLAN   | Security     | AP-Personal         | WPA2 personal security                                                                         |

### Table 5-1. Summary of Features Supported by the NWP Subsystem (continued)

### 5.4 Power-Management Subsystem

The CC3100 power-management subsystem contains DC-DC converters to accommodate the differing voltage or current requirements of the system.

- Digital DC-DC
  - Input: VBAT wide voltage (2.1 to 3.6 V) or preregulated 1.85 V
- ANA1 DC-DC
  - Input: VBAT wide voltage (2.1 to 3.6 V)
  - In preregulated 1.85-V mode, the ANA1 DC-DC converter is bypassed.
- PA DC-DC
  - Input: VBAT wide voltage (2.1 to 3.6 V)
  - In preregulated 1.85-V mode, the PA DC-DC converter is bypassed.

In preregulated 1.85-V mode, the ANA1 DC-DC and PA DC-DC converters are bypassed. The CC3100 device is a single-chip WLAN radio solution used on an embedded system with a wide-voltage supply range. The internal power management, including DC-DC converters and LDOs, generates all of the voltages required for the device to operate from a wide variety of input sources. For maximum flexibility, the device can operate in the modes described in the following sections.

### 5.4.1 VBAT Wide-Voltage Connection

In the wide-voltage battery connection, the device is powered directly by the battery. All other voltages required to operate the device are generated internally by the DC-DC converters. This scheme is the most common mode for the device as it supports wide-voltage operation from 2.1 to 3.6 V (for electrical connections, see Section 6.1.1, *Typical Application – CC3100 Wide-Voltage Mode*).

### 5.4.2 Preregulated 1.85 V

The preregulated 1.85-V mode of operation applies an external regulated 1.85 V directly at the pins 10, 25, 33, 36, 37, 39, 44, 48, and 54 of the device. The VBAT and the VIO are also connected to the 1.85-V supply. This mode provides the lowest BOM count version in which inductors used for PA DC-DC and ANA1 DC-DC (2.2 and 1  $\mu$ H) and a capacitor (22  $\mu$ F) can be avoided. For electrical connections, see Section 6.1.2, *Typical Application – CC3100 Preregulated 1.85-V Mode*.

In the preregulated 1.85-V mode, the regulator providing the 1.85 V must have the following characteristics:

- Load current capacity ≥900 mA.
- Line and load regulation with <2% ripple with 500 mA step current and settling time of <4 µs with the load step.
- The regulator must be placed very close to the CC3100 device so that the IR drop to the device is very low.

### 5.5 Low-Power Operating Modes

This section describes the low-power modes supported by the device to optimize battery life.

### 5.5.1 Low-Power Deep Sleep

The low-power deep-sleep (LPDS) mode is an energy-efficient and transparent sleep mode that is entered automatically during periods of inactivity based on internal power optimization algorithms. The device can wake up in less than 3 ms from the internal timer or from any incoming host command. Typical battery drain in this mode is 115  $\mu$ A. During LPDS mode, the device retains the software state and certain configuration information. The operation is transparent to the external host; thus, no additional handshake is required to enter or exit this sleep mode.

#### 5.5.2 Hibernate

The hibernate mode is the lowest power mode in which all of the digital logic is power-gated. Only a small section of the logic powered directly by the main input supply is retained. The real-time clock (RTC) is kept running and the device wakes up once the n\_HIB line is asserted by the host driver. The wake-up time is longer than LPDS mode at about 50 ms.

#### 5.6 Memory

#### 5.6.1 External Memory Requirements

The CC3100 device maintains a proprietary file system on the SFLASH. The CC3100 file system stores the service pack file, system files, configuration files, certificate files, web page files, and user files. By using a format command through the API, users can provide the total size allocated for the file system. The starting address of the file system cannot be set and is always located at the beginning of the SFLASH. The applications microcontroller must access the SFLASH memory area allocated to the file system directly through the CC3100 file system. The applications microcontroller must not access the SFLASH memory area directly.

The file system manages the allocation of SFLASH blocks for stored files according to download order, which means that the location of a specific file is not fixed in all systems. Files are stored on SFLASH using human-readable file names rather than file IDs. The file system API works using plain text, and file encryption and decryption is invisible to the user. Encrypted files can be accessed only through the file system.

All file types can have a maximum of 128 supported files in the file system. All files are stored in blocks of 4KB and thus use a minimum of 4KB of flash space. Encrypted files with fail-safe support and optional security are twice the original size and use a minimum of 8KB. Encrypted files are counted as fail safe in terms of space. The maximum file size is 16MB.

Table 5-2 lists the SFLASH size recommendations.

| Item                           | Typical Fail-Safe | Typical NonFail-Safe |
|--------------------------------|-------------------|----------------------|
| File system                    | 20KB              | 20KB                 |
| Service pack                   | 224KB             | 112KB                |
| System and configuration files | 216KB             | 108KB                |
| Total                          | 4Mb               | 2Mb                  |
| Recommended                    | 8Mb               | 4Mb                  |

### Table 5-2. CC3100 SFLASH Size Recommendations

The CC3100 device supports JEDEC specification SFDP (serial flash device parameters). The following SFLASH devices are verified for functionality with the CC3100 device in addition to the ones in the reference design:

- Micron (N25Q128-A13BSE40): 128Mb
- Spansion (S25FL208K): 8Mb
- Winbond (W25Q16V): 16Mb
- Adesto (AT25DF081A): 8Mb
- Macronix (MX25L12835F-M2): 128Mb

For compatibility with the CC3100 device, the SFLASH device must support the following commands:

- Command 0x9F (read the device ID [JEDEC]). Procedure: SEND 0x9F, READ 3 bytes.
- Command 0x05 (read the status of the SFLASH). Procedure: SEND 0x05, READ 1 byte. Assume bit 0 is busy and bit 1 is write enable.
- Command 0x06 (set write enable). Procedure: SEND 0x06, read status until write-enable bit is set.
- Command 0xC7 (chip erase). Procedure: SEND 0xC7, read status until busy bit is cleared.
- Command 0x03 (read data). Procedure: SEND 0x03, SEND 24-bit address, read *n* bytes.
- Command 0x02 (write page). Procedure: SEND 0x02, SEND 24-bit address, write *n* bytes (0<*n*<256).
- Command 0x20 (sector erase). Procedure: SEND 0x20, SEND 24-bit address, read status until busy bit is cleared. Sector size is assumed to be always 4K.

### 6 Applications and Implementation

### 6.1 Application Information

### 6.1.1 Typical Application – CC3100 Wide-Voltage Mode

Figure 6-1 shows the schematics for an application using the CC3100 wide-voltage mode.



Figure 6-1. Schematics for CC3100 Wide-Voltage Mode Application



Table 6-1 lists the bill of materials for an application using the CC3100 wide-voltage mode.

| Item | Qty | Reference                                            | Value             | Manufacturer                                  | Part Number          | Description                          |
|------|-----|------------------------------------------------------|-------------------|-----------------------------------------------|----------------------|--------------------------------------|
| 1    | 12  | C1 C5 C6 C9<br>C10 C11 C12<br>C17 C18 C20<br>C21 C28 | 0.1 µF            | Taiyo Yuden                                   | LMK105BJ104KV-F      | CAP CER 0.1 µF 10 V 10% X5R 0402     |
| 2    | 3   | C2 C3 C4                                             | 4.7 µF            | Samsung Electro-<br>Mechanics<br>America, Inc | CL05A475MQ5NRNC      | CAP CER 4.7 µF 6.3 V 20% X5R 0402    |
| 3    | 1   | C8                                                   | 1.0 pF            | Murata Electronics<br>North America           | GJM1555C1H1R0BB01D   | CAP CER 1 pF 50 V NP0 0402           |
| 4    | 1   | C13                                                  | 22 µF             | Taiyo Yuden                                   | AMK107BBJ226MAHT     | CAP CER 22 µF 4 V 20% X5R 0603       |
| 5    | 1   | C16                                                  | 10 µF             | Murata Electronics<br>North America           | GRM188R60J106ME47D   | CAP CER 10 µF 6.3 V 20% X5R 0603     |
| 6    | 2   | C22 C23                                              | 10 pF             | Murata Electronics<br>North America           | GRM1555C1H100FA01D   | CAP CER 10 pF 50 V 1% NP0 0402       |
| 7    | 2   | C24 C25                                              | 6.2 pF            | Kemet                                         | CBR04C609B1GAC       | CAP CER 6 pF 100 V NP0 0402          |
| 8    | 2   | C26 C27                                              | 100 µF            | TDK Corportation                              | C3216X5R0J107M160AB  | CAP CER 100 µF 6.3 V 20% X5R 1206    |
| 9    | 1   | E1                                                   | 2.45G<br>Hz Ant   | Taiyo Yuden                                   | AH316M245001-T       | ANT BLUETOOTH WLAN ZIGBEE<br>WIMAX   |
| 10   | 1   | FL1                                                  | 2.4G Hz<br>Filter | TDK-Epcos                                     | DEA202450BT-1294C1-H | FILTER BANDPASS 2.45 GHZ WLAN<br>SMD |
| 11   | 1   | L2                                                   | 3.6 nH            | Murata Electronics<br>North America           | LQP15MN3N6B02D       | INDUCTOR 3.6 nH 0.1 nH 0402          |
| 12   | 1   | L4                                                   | 2.2 µH            | Murata Electronics<br>North America           | LQM2HPN2R2MG0L       | INDUCTOR 2.2 µH 20% 1300 mA 1008     |
| 13   | 1   | U1                                                   | CC3100            | Texas Instruments                             | XCC3100RTD           | 802.11bg Wi-Fi Processor             |
| 14   | 1   | U2                                                   | 8M (1M<br>x 8)    | Winbond                                       | W25Q80BWZPIG         | IC FLASH 8 Mb 75 MHZ 8WSON           |
| 15   | 1   | Y1                                                   | Crystal           | Abracon<br>Corporation                        | ABS07-32.768KHZ-T    | CRYSTAL 32.768 KHZ 12.5 pF SMD       |
| 16   | 1   | Y2                                                   | Crystal           | Epson                                         | Q24FA20H00396        | CRYSTAL 40 MHZ 8 pF SMD              |

### Table 6-1. Bill of Materials for CC3100 Wide Voltage Mode Application

### 6.1.2 Typical Application – CC3100 Preregulated 1.85-V Mode

Figure 6-2 shows the schematics for an application using the CC3100 preregulated 1.85-V mode.



Figure 6-2. Schematics for CC3100 Preregulated 1.85-V Mode Application

Table 6-1 lists the bill of materials for an application using the CC3100 preregulated 1.85-V mode.

| ltem | Qty | Reference                                            | Value                 | Manufacturer                                  | Part Number          | Description                                      |
|------|-----|------------------------------------------------------|-----------------------|-----------------------------------------------|----------------------|--------------------------------------------------|
| 1    | 12  | C1 C5 C6 C9<br>C10 C11 C12<br>C17 C18 C20<br>C21 C28 | 0.1 µF                | Taiyo Yuden                                   | LMK105BJ104KV-F      | Capacitor, Ceramic: 0.1 µF 10 V 10%<br>X5R 0402  |
| 2    | 4   | C2 C3 C4 C7                                          | 4.7 µF                | Samsung Electro-<br>Mechanics<br>America, Inc | CL05A475MQ5NRNC      | Capacitor, Ceramic: 4.7 µF 6.3 V 20%<br>X5R 0402 |
| 3    | 1   | C8                                                   | 1.0 pF                | Murata Electronics<br>North America           | GJM1555C1H1R0BB01D   | Capacitor, Ceramic: 1 pF 50 V NP0 0402           |
| 4    | 1   | C13                                                  | 22 µF                 | Taiyo Yuden                                   | AMK107BBJ226MAHT     | Capacitor, Ceramic: 22 µF 4 V 20% X5R 0603       |
| 5    | 1   | C16                                                  | 10 µF                 | Murata Electronics<br>North America           | GRM188R60J106ME47D   | Capacitor, Ceramic: 10 µF 6.3 V 20% X5R 0603     |
| 6    | 2   | C22 C23                                              | 10 pF                 | Murata Electronics<br>North America           | GRM1555C1H100FA01D   | Capacitor, Ceramic: 10 pF 50 V 1% NP0 0402       |
| 7    | 2   | C24 C25                                              | 6.2 pF                | Kemet                                         | CBR04C609B1GAC       | Capacitor, Ceramic: 6 pF 100 V NP0 0402          |
| 8    | 2   | C26 C27                                              | 100 µF                | TDK Corportation                              | C3216X5R0J107M160AB  | Capacitor, Ceramic: 100 µF 6.3 V 20% X5R 1206    |
| 9    | 1   | E1                                                   | 2.45-<br>GHz<br>Ant   | Taiyo Yuden                                   | AH316M245001-T       | Antenna, Bluetooth: WLAN ZigBee<br>WIMAX         |
| 10   | 1   | FL1                                                  | 2.4-<br>GHz<br>Filter | TDK-Epcos                                     | DEA202450BT-1294C1-H | Filter, Bandpass: 2.45 GHz WLAN SMD              |
| 11   | 1   | L2                                                   | 3.6 nH                | Murata Electronics<br>North America           | LQP15MN3N6B02D       | Inductor: 3.6 nH 0.1 nH 0402                     |
| 12   | 1   | L4                                                   | 2.2 µH                | Murata Electronics<br>North America           | LQM2HPN2R2MG0L       | Inductor: 2.2 µH 20% 1300 mA 1008                |
| 13   | 1   | U1                                                   | CC3100                | Texas Instruments                             | XCC3100RTD           | 802.11bg Wi-Fi Processor                         |
| 14   | 1   | U2                                                   | 8M<br>(1M x<br>8)     | Winbond                                       | W25Q80BWZPIG         | IC Flash 8 Mb 75 MHz 8WSON                       |
| 15   | 1   | Y1                                                   | Crystal               | Abracon<br>Corporation                        | ABS07-32.768KHZ-T    | Crystal 32.768 kHz 12.5 pF SMD                   |
| 16   | 1   | Y2                                                   | Crystal               | Epson                                         | Q24FA20H00396        | Crystal 40 MHZ 8 pF SMD                          |

### Table 6-2. Bill of Materials for CC3100 Preregulated 1.85-V Mode Application

### 7 Device and Documentation Support

#### 7.1 Device Support

#### 7.1.1 Development Support

The CC3100 evaluation board includes a set of tools and documentation to help the user during the development phase.

#### 7.1.1.1 Radio Tool

The SimpleLink radio tool is a utility for operating and testing the CC3100 chipset RF performance characteristics during development of the application board. The CC3100 device has an auto-calibrated radio that enables easy connection to the antenna without requiring expertise in radio circuit design.

#### 7.1.1.2 Uniflash Flash Programmer

The Uniflash flash programmer utility allows end users to communicate with the SimpleLink device to update the serial flash. The easy GUI interface enables flashing of files (including read-back verification option), storage format (secured and nonsecured formatting), version reading for boot loader and chip ID, and so on.

#### 7.1.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of the CC3100 device and support tools (see Figure 7-1).



Figure 7-1. CC3100 Device Nomenclature

### 7.2 Documentation Support

The following documents provide support for the CC3100 device.

| <u>SWRU370</u> | CC3100 and CC3200 SimpleLink Wi-Fi and IoT Solution Layout Guidelines    |
|----------------|--------------------------------------------------------------------------|
| SWRU375        | CC3100 SimpleLink Wi-Fi and IoT Solution Getting Started Guide details   |
| SWRU368        | CC3100 SimpleLink Wi-Fi and IoT Solution Programmer's Guide              |
| <u>SWRU371</u> | CC3100 SimpleLink Wi-Fi and IoT Solution BoosterPack Hardware User Guide |
| SWRC288        | CC3100 SimpleLink Wi-Fi and IoT Solution Booster Pack Design Files       |

#### 7.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

TI Embedded Processors Wiki Texas Instruments Embedded Processors Wiki. Established to help developers get started with Embedded Processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

#### 7.4 Trademarks

SimpleLink, Internet-On-a-Chip, SmartConfig, E2E are trademarks of Texas Instruments. Wi-Fi, Wi-Fi Direct are registered trademarks of Wi-Fi Alliance. All other trademarks are the property of their respective owners.

#### 7.5 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 7.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 8 Mechanical Packaging and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.





NOTE: A. All linear dimensions are in millimeters



## **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated