# UT54ACS165/UT54ACTS165 # 8-Bit Parallel Shift Registers Datasheet November 2010 www.aeroflex.com/logic ## **FEATURES** - ☐ Complementary outputs - ☐ Direct overriding load (data) inputs - ☐ Gated clock inputs - ☐ Parallel-to-serial data conversions - ☐ 1.2µ CMOS - Latchup immune - ☐ High speed - ☐ Low power consumption - ☐ Single 5 volt supply - ☐ Available QML Q or V processes - ☐ Flexible package - 16-pin DIP - 16-lead flatpack - ☐ UT54ACS165 SMD 5962-96558 - ☐ UT54ACTS165 SMD 5962-96559 ### DESCRIPTION The UT54ACS165 and the UT54ACTS165 are 8-bit serial shift registers that, when clocked, shift the data toward serial output $Q_H$ . Parallelin access to each stage is provided by eight individual data inputs that are enabled by a low level at the $SH/\overline{LD}$ input. The devices feature a clock inhibit function and a complemented serial output $\overline{Q}_H$ . Clocking is accomplished by a low-to-high transition of the CLK input while SH/ $\overline{\text{LD}}$ is held high and CLK INH is held low. The functions of the CLK and CLK INH (clock inhibit) inputs are interchangeable. Since a low CLK input and a low-to-high transition of CLK INH will also accomplish clocking, CLK INH should be changed to the high level only while the CLK input is high. Parallel loading is disabled when SH/ $\overline{\text{LD}}$ is held high. Parallel inputs to the registers are enabled while SH/ $\overline{\text{LD}}$ is low independently of the levels of CLK, CLK INH or SER inputs. The devices are characterized over full military temperature range of $-55^{\circ}$ C to $+125^{\circ}$ C. #### **FUNCTION TABLE** | INPUTS | | | | | RNAL<br>PUTS | OUTI | PUTS | | |-----------|------------|------------|-----|-----------------|------------------|------------------|----------------|--------------------| | SH/<br>LD | CLK<br>INH | CLK | SER | PARALLEL<br>A H | $\overline{Q}_A$ | $\overline{Q}_B$ | Q <sub>H</sub> | $\overline{Q}_H$ | | L | X | X | X | a h | a | b | h | h | | Н | L | L | X | X | $Q_{A}$ | $Q_{B}$ | $Q_{H}$ | $\overline{Q}_{H}$ | | Н | L | $\uparrow$ | Н | X | Н | $Q_{A}$ | $Q_G$ | $\overline{Q}_{G}$ | | Н | L | <b>↑</b> | L | X | L | $Q_{A}$ | $Q_G$ | $\overline{Q}_{G}$ | | Н | Н | X | X | X | $Q_{A}$ | $Q_{B}$ | $Q_{H}$ | $\overline{Q}_{H}$ | #### Notes 1. $Q_n$ = The state of the referenced output one setup time prior to the Low-to-High clock transition.PINOUTS ### **PINOUTS** # 16-Pin DIP Top View # 16-Lead Flatpack Top View #### LOGIC SYMBOL #### Note: 1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # LOGIC DIAGRAM # OPERATIONAL ENVIRONMENT<sup>1</sup> | PARAMETER | LIMIT | UNITS | |----------------------------|--------|-------------------------| | Total Dose | 1.0E6 | rads(Si) | | SEU Threshold <sup>2</sup> | 80 | MeV-cm <sup>2</sup> /mg | | SEL Threshold | 120 | MeV-cm <sup>2</sup> /mg | | Neutron Fluence | 1.0E14 | n/cm <sup>2</sup> | ### **Notes:** - Logic will not latchup during radiation exposure within the limits defined in the table. Device storage elements are immune to SEU affects. # ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | LIMIT | UNITS | |------------------|----------------------------------------|--------------------------|-------| | V <sub>DD</sub> | Supply voltage | -0.3 to 7.0 | V | | V <sub>I/O</sub> | Voltage any pin | 3 to V <sub>DD</sub> +.3 | V | | T <sub>STG</sub> | Storage Temperature range | -65 to +150 | °C | | $T_{\mathrm{J}}$ | Maximum junction temperature | +175 | °C | | T <sub>LS</sub> | Lead temperature (soldering 5 seconds) | +300 | °C | | $\Theta_{ m JC}$ | Thermal resistance junction to case | 20 | °C/W | | I <sub>I</sub> | DC input current | ±10 | mA | | $P_{\mathrm{D}}$ | Maximum power dissipation | 1 | W | #### Note: ## RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIMIT | UNITS | |-------------------|-----------------------|----------------------|-------| | $V_{\mathrm{DD}}$ | Supply voltage | 4.5 to 5.5 | V | | V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V | | $T_{\mathrm{C}}$ | Temperature range | -55 to + 125 | °C | <sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # DC ELECTRICAL CHARACTERISTICS $^7$ $(V_{DD} = 5.0V \pm 10\%; \ V_{SS} = \ 0V^6, \ -55^\circ C < T_C < +125^\circ C); \ Unless \ otherwise \ noted, \ Tc \ is \ per \ the \ temperature \ range \ ordered.$ | SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT | |--------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------|------------| | V <sub>IL</sub> | Low-level input voltage <sup>1</sup> ACTS ACS | | | 0.8<br>.3V <sub>DD</sub> | V | | V <sub>IH</sub> | High-level input voltage <sup>1</sup> ACTS ACS | | .5V <sub>DD</sub><br>.7V <sub>DD</sub> | | V | | I <sub>IN</sub> | Input leakage current ACTS/ACS | $V_{IN} = V_{DD}$ or $V_{SS}$ | -1 | 1 | μΑ | | V <sub>OL</sub> | Low-level output voltage <sup>3</sup> ACTS ACS | $I_{OL} = 8.0 \text{mA}$ $I_{OL} = 100 \mu \text{A}$ | | 0.40<br>0.25 | V | | V <sub>OH</sub> | High-level output voltage <sup>3</sup> ACTS ACS | $I_{OH} = -8.0 \text{mA}$ $I_{OH} = -100 \mu \text{A}$ | .7V <sub>DD</sub><br>V <sub>DD</sub> - 0.25 | | V | | I <sub>OS</sub> | Short-circuit output current <sup>2</sup> , <sup>4</sup> ACTS/ACS | $V_O = V_{DD}$ and $V_{SS}$ | -200 | 200 | mA | | I <sub>OL</sub> | Output current <sup>10</sup> (Sink) | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OL} = 0.4V$ | 8 | | mA | | I <sub>OH</sub> | Output current <sup>10</sup> (Source) | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OH} = V_{DD} - 0.4V$ | -8 | | mA | | P <sub>total</sub> | Power dissipation <sup>2, 8, 9</sup> | $C_L = 50pF$ | | 2.9 | mW/<br>MHz | | $I_{\mathrm{DDQ}}$ | Quiescent Supply Current | $V_{DD} = 5.5V$ | | 10 | μА | | ΔI <sub>DDQ</sub> | Quiescent Supply Current Delta ACTS | For input under test $V_{IN} = V_{DD} - 2.1V$ For all other inputs $V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{DD} = 5.5V$ | | 1.6 | mA | | C <sub>IN</sub> | Input capacitance <sup>5</sup> | f = 1MHz @ 0V | | 15 | pF | | C <sub>OUT</sub> | Output capacitance <sup>5</sup> | f = 1MHz @ 0V | | 15 | pF | #### Notes: - 1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: $V_{IH} = V_{IH}(min) + 20\%$ , 0%; $V_{IL} = V_{IL}(max) + 0\%$ , 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to $V_{IH}(min)$ and $V_{IL}(max)$ . - 2. Supplied as a design limit but not guaranteed or tested. - 3. Per MIL-PRF-38535, for current density $\leq$ 5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pF/MHz. - 4. Not more than one output may be shorted at a time for maximum duration of one second. - 5. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and $V_{SS}$ at frequency of 1MHz and a signal amplitude of 50mV rms maximum. - 6. Maximum allowable relative shift equals 50mV. - 7. All specifications valid for radiation dose $\leq$ 1E6 rads(Si). - 8. Power does not include power contribution of any TTL output sink current. - 9. Power dissipation specified per switching output. - 10. This value is guaranteed based on characterization data, but not tested. # AC ELECTRICAL CHARACTERISTICS $^2$ $(V_{DD} = 5.0V \pm 10\%; \ V_{SS} = \ 0V^{-1}, \ -55^{\circ}C < T_{C} < +125^{\circ}C); \ Unless \ otherwise \ noted, \ Tc \ is \ per \ the \ temperature \ range \ ordered.$ | SYMBOL | PARAMETER | MINIMUM | MAXIMUM | UNIT | |------------------------------|---------------------------------------------------------------------------|---------|---------|------| | t <sub>PHL</sub> | CLK or CLK INH to $Q_H$ or $\overline{Q}_H$ | 2 | 21 | ns | | t <sub>PLH</sub> | CLK or CLK INH to $Q_H$ or $\overline{Q}_H$ | 2 | 18 | ns | | t <sub>PHL</sub> | $SH/\overline{LD}$ to $Q_H$ or $\overline{Q}_H$ | 2 | 21 | ns | | t <sub>PLH</sub> | $SH/\overline{LD}$ to $Q_H$ or $\overline{Q}_H$ | 2 | 18 | ns | | t <sub>PHL</sub> | H to Q <sub>H</sub> | 2 | 21 | ns | | t <sub>PLH</sub> | H to Q <sub>H</sub> | 2 | 17 | ns | | t <sub>PHL</sub> | H to $\overline{Q}_H$ | 2 | 20 | ns | | t <sub>PLH</sub> | H to $\overline{Q}_H$ | 2 | 18 | ns | | f <sub>MAX</sub> | Maximum clock frequency | | 71 | MHz | | t <sub>SU1</sub> | SER, SH/\overline{LD}, CLKINH or CLK Setup time before CLK ↑ or CLK INH ↑ | 7 | | ns | | t <sub>SU2</sub> | Data setup time before SH/LD | 7 | | ns | | t <sub>H1</sub> | SER hold time after CLK or CLK INH ↑ | 2 | | ns | | t <sub>H2</sub> | CLK INH hold time after CLK ↑ | 2 | | ns | | t <sub>H3</sub> <sup>3</sup> | Hold time for any input after SH/LD | 2 | | ns | | t <sub>W</sub> | Minimum pulse width CLK or CLK INH high CLK or CLK INH low SH/LD | 7 | | ns | Notes: 1. Maximum allowable relative shift equals 50 mV. 2. All specifications valid for radiation dose $\leq 1E6 \text{ rads}(Si)$ . 3. Based on characterization, hold time $(t_{\text{H}3})$ of 0ns for data pins A-H, can be assumed if data setup time $(t_{\text{SU}2})$ is $\geq 10 \text{ns}$ . This is guaranteed, but not tested. # **PACKAGING** # **Side-Brazed Packages** # FLATPACK PACKAGES ### UT54ACS165/UT54ACTS165: SMD ### **Notes:** - 1. Lead finish (A,C, or X) must be specified. - 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold). - $3. \ Total \ dose \ radiation \ must \ be \ specified \ when \ ordering. \ QML \ Q \ and \ QML \ V \ not \ available \ without \ radiation \ hardening. For \ prototype \ inquiries, \ contact \ factory.$ - 4. Device type 02 is only offered with a TID tolerance guarantee of 3E5 rads(Si) or 1E6 rads(Si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A and section 3.11.2. Device type 03 is only offered with a TID tolerance guarantee of 1E5 rads(Si), 3E5 rads(Si), and 5E5 rads(Si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A. # Aeroflex Colorado Springs - Datasheet Definition Advanced Datasheet - Product In Development Preliminary Datasheet - Shipping Prototype Datasheet - Shipping QML & Reduced Hi-Rel COLORADO Toll Free: 800-645-8862 Fax: 719-594-8468 SE AND MID-ATLANTIC Tel: 321-951-4164 Fax: 321-951-4254 INTERNATIONAL Tel: 805-778-9229 Fax: 805-778-1980 WEST COAST Tel: 949-362-2260 Fax: 949-362-2266 NORTHEAST Tel: 603-888-3975 Fax: 603-888-4585 CENTRAL Tel: 719-594-8017 Fax: 719-594-8468 info-ams@aeroflex.com www.aeroflex.com Aeroflex UTMC Microelectronic Systems Inc. (Aeroflex) reserves the right to make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties. A passion for performance. Our passion for performance is defined by three attributes represented by these three icons: solution-minded, performance-driven and customer-focused