SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 - Members of the Texas Instruments SCOPE™ Family of Testability Products - Compatible With the IEEE Standard 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture - Functionally Equivalent to SN54/74F646 and SN54/74ABT646 in the Normal-Function Mode - SCOPE ™ Instruction Set - IEEE Standard 1149.1-1990 Required Instructions, Optional INTEST, CLAMP and HIGHZ - Parallel-Signature Analysis at Inputs With Masking Option - Pseudo-Random Pattern Generation From Outputs - Sample Inputs/Toggle Outputs - Binary Count From Outputs - Even-Parity Opcodes - Two Boundary-Scan Cells per I/O for Greater Flexibility - State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DL) Packages, Ceramic Chip Carriers (FK), and Standard Ceramic DIPs (JT) ## description The SN54ABT8646 and SN74ABT8646 scan test devices with octal bus transceivers and registers are members of the Texas Instruments SCOPE™ testability integrated circuit family. This family of devices supports IEEE Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface. SN54ABT8646...JT PACKAGE SN74ABT8646...DL OR DW PACKAGE (TOP VIEW) ## SN54ABT8646 . . . FK PACKAGE (TOP VIEW) In the normal mode, these devices are functionally equivalent to the SN54/74F646 and SN54/74ABT646 octal bus transceivers and registers. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary-test cells. Activating the TAP in normal mode does not affect the functional operation of the SCOPE<sup>TM</sup> octal bus transceivers and registers. Transceiver function is controlled by output-enable $(\overline{OE})$ and direction (DIR) inputs. When $\overline{OE}$ is low, the transceiver is active and operates in the A-to-B direction when DIR is high or in the B-to-A direction when DIR is low. When $\overline{OE}$ is high, both the A and B outputs are in the high-impedance state, effectively isolating both buses. SCOPE and EPIC-IIB are trademarks of Texas Instruments Incorporated. SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 #### description (continued) Data flow is controlled by clock (CLKAB and CLKBA) and select (SAB and SBA) inputs. Data on the A bus is clocked into the associated registers on the low-10-high transition of CLKAB. When SAB is low, real-time A data is selected for presentation to the B bus (transparent mode). When SAB is high, stored A data is selected for presentation to the B bus (registered mode). The function of the CLKBA and SBA inputs mirrors that of CLKAB and SAB, respectively. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'ABT8646. In the test mode, the normal operation of the SCOPE™ bus transceivers and registers is inhibited and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations as described in IEEE Standard 1149.1-1990. Four dedicated test pins control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing functions such as parallel-signature analysis (PSA) on data inputs and pseudo-random pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface. The SN54ABT8646 is characterized for operation over the full military temperature range of – 55°C to 125°C. The SN74ABT8646 is characterized for operation from –40°C to 85°C. #### **FUNCTION TABLE** | | | INPUTS DATA I/O DIR CLKAB CLKBA SAB SBA A1 THRU A8 B1 THRU B8 X ↑ X X X Input Unspecified <sup>†</sup> X X ↑ X X Unspecified <sup>†</sup> Input X ↑ ↑ X X Input Input X L L X X Input disabled Input disabled | A I/O | ODED ATION OF THE ORIGINAL | | | | | |----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------|-----|--------------------------|--------------------------|---------------------------| | ŌĒ | DIR | CLKAB | CLKBA | SAB | SBA | A1 THRU A8 | B1 THRU B8 | OPERATION OR FUNCTION | | Х | Х | <b>↑</b> | X | × | Х | Input | Unspecified <sup>†</sup> | Store A, B unspecified | | Χ | X | X | 1 | X | Х | Unspecified <sup>†</sup> | Input | Store B, A unspecified† | | I | Х | 1 | 1 | Х | Х | Input | Input | Store A and B data | | Н | X | L | L | _ X | Х | Input disabled | Input disabled | Isolation, hold storage | | L | L | Х | Х | Х | L | Output | Input | Real-time B data to A bus | | L | L | X | X | _ X | н | Output | Input disabled | Stored B data to A bus | | L | Н | Х | Х | L. | Х | Input | Output | Real-time A data to B bus | | L | н | X | Х | Н | Х | Input disabled | Output | Stored A data to B bus | <sup>†</sup> The data output functions can be enabled or disabled by various signals at the OE and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins is stored on every low-to-high transition of the clock inputs. Figure 1. Bus-Management Functions Pin numbers shown are for the DL, DW, and JT packages. ### functional block diagram Pin numbers shown are for the DL, DW, and JT packages. ## SN54ABT8646, SN74ABT8646 SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS AND REGISTERS SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 ## **Terminal Functions** | TERMINAL<br>NAME | DESCRIPTION | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1-A8 | Normal-function A-bus I/O ports. See function table for normal-mode logic. | | B1B8 | Normal-function B-bus I/O ports. See function table for normal-mode logic. | | CLKAB, CLKBA | Normal-function clock inputs. See function table for normal-mode logic. | | DIR | Normal-function direction-control input. See function table for normal-mode logic. | | GND | Ground | | ŌĒ | Normal-function output-enable input. See function table for normal-mode logic. | | SAB, SBA | Normal-function select inputs. See function table for normal-mode logic. | | тск | Test clock. One of four terminals required by IEEE Standard 1149.1-1990. Test operations of the device are synchronous to TCK. Data is captured on the rising edge of TCK, and outputs change on the falling edge of TCK. | | TDI | Test data input. One of four terminals required by IEEE Standard 1149.1-1990. TDI is the serial input for shifting data through the instruction register or selected data register. An internal pullup forces TDI to a high level if left unconnected. | | TDO | Test data output. One of four terminals required by IEEE Standard 1149.1-1990. TDO is the serial output for shifting data through the instruction register or selected data register. | | TMS | Test mode select. One of four terminals required by IEEE Standard 1149.1-1990. TMS input directs the device through its TAP controller states. An internal pullup forces TMS to a high level if left unconnected. | | VCC | Supply voltage | #### test architecture Serial-test information is conveyed by means of a 4-wire test bus or TAP, that conforms to IEEE Standard 1149.1-1990. Test instructions, test data, and test control signals all are passed along this serial-test bus. The TAP controller monitors two signals from the test bus, namely TCK and TMS. The TAP controller extracts the synchronization (TCK) and state control (TMS) signals from the test bus and generates the appropriate on-chip control signals for the test structures in the device. Figure 2 shows the TAP-controller state diagram. The TAP controller is fully synchronous to the TCK signal. Input data is captured on the rising edge of TCK and output data changes on the falling edge of TCK. This scheme ensures data to be captured is valid for fully one-half of the TCK cycle. The functional block diagram illustrates the IEEE Standard 1149.1-1990 4-wire test bus and boundary-scan architecture and the relationship among the test bus, the TAP controller, and the test registers. As illustrated, the device contains an 8-bit instruction register and three test-data registers: a 40-bit boundary-scan register, an 11-bit boundary-control register, and a 1-bit bypass register. Figure 2. TAP-Controller State Diagram SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 #### state diagram description The TAP controller is a synchronous finite state machine that provides test control signals throughout the device. The state diagram is illustrated in Figure 2 and is in accordance with IEEE Standard 1149.1-1990. The TAP controller proceeds through its states based on the level of TMS at the rising edge of TCK. As illustrated, the TAP controller consists of 16 states. There are six stable states (indicated by a looping arrow in the state diagram) and ten unstable states. A stable state is a state the TAP controller can retain for consecutive TCK cycles. Any state that does not meet this criterion is an unstable state. There are two main paths through the state diagram: one to access and control the selected data register and one to access and control the instruction register. Only one register can be accessed at a time. #### **Test-Logic-Reset** The device powers up in the Test-Logic-Reset state. In the stable Test-Logic-Reset state, the test logic is reset and is disabled so that the normal logic function of the device is performed. The instruction register is reset to an opcode that selects the optional IDCODE instruction, if supported, or the BYPASS instruction. Certain data registers also can be reset to their power-up values. The state machine is constructed such that the TAP controller returns to the Test-Logic-Reset state in no more than five TCK cycles if TMS is left high. The TMS pin has an internal pullup resistor that forces it high if left unconnected or if a board defect causes it to be open circuited. For the 'ABT8646, the instruction register is reset to the binary value 111111111, which selects the BYPASS instruction. Each bit in the boundary-scan register is reset to logic 0. The boundary-control register is reset to the binary value 00000000010, which selects the PSA test operation with no input masking. #### Run-Test/Idle The TAP controller must pass through the Run-Test/Idle state (from Test-Logic-Reset) before executing any test operations. The Run-Test/Idle state also can be entered following data-register or instruction-register scans. Run-Test/Idle is a stable state in which the test logic can be actively running a test or can be idle. The test operations selected by the boundary-control register are performed while the TAP controller is in the Run-Test/Idle state. #### Select-DR-Scan, Select-IR-Scan No specific function is performed in the Select-DR-Scan and Select-IR-Scan states, and the TAP controller exits either of these states on the next TCK cycle. These states allow the selection of either data-register scan or instruction-register scan. #### Capture-DR When a data-register scan is selected, the TAP controller must pass through the Capture-DR state. In the Capture-DR state, the selected data register can capture a data value as specified by the current instruction. Such capture operations occur on the rising edge of TCK upon which the TAP controller exits the Capture-DR state. #### Shift-DR Upon entry to the Shift-DR state, the data register is placed in the scan path between TDI and TDO and, on the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic level present in the least significant bit of the selected data register. While in the stable Shift-DR state, data is serially shifted through the selected data register on each TCK cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-DR state (i.e., no shifting occurs during the TCK cycle in which the TAP controller changes from Capture-DR to Shift-DR or from Exit2-DR to Shift-DR). The last shift occurs on the rising edge of TCK upon which the TAP controller exits the Shift-DR state. SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 #### Exit1-DR. Exit2-DR The Exit1-DR and Exit2-DR states are temporary states that end a data-register scan. It is possible to return to the Shift-DR state from either Exit1-DR or Exit2-DR without recapturing the data register. On the first falling edge of TCK after entry to Exit1-DR, TDO goes from the active state to the high-impedance state. #### Pause-DR No specific function is performed in the stable Pause-DR state, in which the TAP controller can remain indefinitely. The Pause-DR state suspends and resumes data-register scan operations without loss of data. #### **Update-DR** If the current instruction calls for the selected data register to be updated with current data, then such update occurs on the falling edge of TCK following entry to the Update-DR state. #### Capture-IR When an instruction-register scan is selected, the TAP controller must pass through the Capture-IR state. In the Capture-IR state, the instruction register captures its current status value. This capture operation occurs on the rising edge of TCK upon which the TAP controller exits the Capture-IR state. For the 'ABT8646, the status value loaded in the Capture-IR state is the fixed binary value 10000001. #### Shift-IR Upon entry to the Shift-IR state, the instruction register is placed in the scan path between TDI and TDO and, on the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic level present in the least significant bit of the instruction register. While in the stable Shift-IR state, instruction data is serially shifted through the instruction register on each TCK cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-IR state (i.e., no shifting occurs during the TCK cycle in which the TAP controller changes from Capture-IR to Shift-IR or from Exit2-IR to Shift-IR). The last shift occurs on the rising edge of TCK upon which the TAP controller exits the Shift-IR state. #### Exit1-IR, Exit2-IR The Exit1-IR and Exit2-IR states are temporary states that end an instruction-register scan. It is possible to return to the Shift-IR state from either Exit1-IR or Exit2-IR without recapturing the instruction register. On the first falling edge of TCK after entry to Exir1-IR, TDO goes from the active state to the high-impedance state. #### Pause-IR No specific function is performed in the stable Pause-IR state, in which the TAP controller can remain indefinitely. The Pause-IR state suspends and resumes instruction-register scan operations without loss of data. #### Update-IR The current instruction is updated and takes effect on the falling edge of TCK following entry to the Update-IR state. #### register overview With the exception of the bypass register, any test register can be thought of as a serial-shift register with a shadow latch on each bit. The bypass register differs in that it contains only a shift register. During the appropriate capture state (Capture-IR for instruction register, Capture-DR for data registers), the shift register can be parallel loaded from a source specified by the current instruction. During the appropriate shift state (Shift-IR or Shift-DR), the contents of the shift register are shifted out from TDO while new contents are shifted in at TDI. During the appropriate update state (Update-IR or Update-DR), the shadow latches are updated from the shift register. #### instruction register description The instruction register (IR) is eight bits long and tells the device what instruction is to be executed. Information contained in the instruction includes the mode of operation (either normal mode, in which the device performs its normal logic function, or test mode, in which the normal logic function is inhibited or altered), the test operation to be performed, which of the three data registers is to be selected for inclusion in the scan path during data-register scans, and the source of data to be captured into the selected data register during Capture-DR. Table 3 lists the instructions supported by the 'ABT8646. The even-parity feature specified for SCOPE™ devices is supported in this device. Bit 7 of the instruction opcode is the parity bit. Any instructions that are defined for SCOPE™ devices but are not supported by this device default to BYPASS. During Capture-IR, the IR captures the binary value 10000001. As an instruction is shifted in, this value is shifted out via TDO and can be inspected as verification that the IR is in the scan path. During Update-IR, the value that has been shifted into the IR is loaded into shadow latches. At this time, the current instruction is updated, and any specified mode change takes effect. At power up or in the Test-Logic-Reset state, the IR is reset to the binary value 11111111, which selects the BYPASS instruction. The IR of scan is illustrated in Figure 3. Figure 3. Instruction Register Order of Scan SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 ### data register description #### boundary-scan register The boundary-scan register (BSR) is 40 bits long. It contains one boundary-scan cell (BSC) for each normal-function input pin, two BSCs for each normal-function I/O pin (one for input data and one for output data), and one BSC for each of the internally decoded output-enable signals (OEA and OEB). The BSR is used 1) to store test data that is to be applied internally to the inputs of the normal on-chip logic and/or externally to the device output pins, and/or 2) to capture data that appears internally at the outputs of the normal on-chip logic and/or externally at the device input pins. The source of data to be captured into the BSR during Capture-DR is determined by the current instruction. The contents of the BSR can change during Run-Test/Idle as determined by the current instruction. At power up or in Test-Logic-Reset, the value of each BSC is reset to logic 0. When external data is to be captured, the BSCs for signals OEA and OEB capture logic values determined by the following positive-logic equations: OEA = OE • DIR, and OEB = OE • DIR. When data is to be applied externally, these BSCs control the drive state (active or high-impedance) of their respective outputs. The BSR order of scan is from TDI through bits 39-0 to TDO. Table 1 shows the BSR bits and their associated device pin signals. DEVICE DEVICE BSR BIT DEVICE **BSR BIT** DEVICE **BSR BIT** BSR BIT DEVICE **BSR BIT** SIGNAL NUMBER NUMBER SIGNAL NUMBER SIGNAL NUMBER SIGNAL SIGNAL NUMBER A8-O 15 B8-I 39 **OEB** 31 A8-I 23 7 B8-O A7-O A7-I 22 14 B7-I 38 **OEA** 30 6 B7-0 DIR 29 A6-I 21 A6-O 13 B6-I 5 37 B6-0 36 ŌĒ 28 A5-I 20 A5-O 12 B5-I 4 B5-O CLKAB 27 A4-I 19 A4-O 11 B4-l 3 35 B4-0 CLKBA 26 A3-I 18 A3-O 10 R3-I 2 B3-O 34 SAB 2Š A2-I 17 A2-O 9 B2-I 1 33 B2-O SBA 24 A1-I 16 A1-0 8 B1-I Ω 32 B1-O Table 1. Boundary-Scan-Register Configuration #### boundary-control register The boundary-control register (BCR) is 11 bits long. The BCR is used in the context of the RUNT instruction to implement additional test operations not included in the basic SCOPE™ instruction set. Such operations include PRPG, PSA with input masking, and binary count up (COUNT). Table 4 shows the test operations that are decoded by the BCR. During Capture-DR, the contents of the BCR are not changed. At power up or in Test-Logic-Reset, the BCR is reset to the binary value 0000000010, which selects the PSA test operation with no input masking. The BCR order of scan is from TDI through bits 10-0 to TDO. Table 2 shows the BCR bits and their associated test control signals. | BCR BIT<br>NUMBER | TEST<br>CONTROL<br>SIGNAL | BCR BIT<br>NUMBER | TEST<br>CONTROL<br>SIGNAL | BCR BIT<br>NUMBER | TEST<br>CONTROL<br>SIGNAL | |-------------------|---------------------------|-------------------|---------------------------|-------------------|---------------------------| | 10 | MASK8 | 6 | MASK4 | 2 | OPCODE2 | | 9 | MASK7 | 5 | MASK3 | 1 | OPCODE1 | | 8 | MASK6 | 4 | MASK2 | 0 | OPCODE0 | | 7 | MASK5 | 3 | MASK1 | | | Table 2. Boundary-Control-Register Configuration ### bypass register The bypass register is a 1-bit scan path that can be selected to shorten the length of the system scan path, thereby reducing the number of bits per test pattern that must be applied to complete a test operation. During Capture-DR, the bypass register captures a logic 0. The bypass register order of scan is illustrated in Figure 4. Figure 4. Bypass Register Order of Scan SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 #### instruction-register opcode description The instruction-register opcodes are shown in Table 3. The following descriptions detail the operation of each instruction. **Table 3. Instruction-Register Opcodes** | BINARY CODET BIT 7 → BIT 0 MSB → LSB | SCOPE OPCODE | DESCRIPTION | SELECTED DATA<br>REGISTER | MODE | |--------------------------------------|---------------------|------------------------------------|---------------------------|---------------| | 00000000 | EXTEST | Boundary scan | Boundary scan | Test | | 10000001 | BYPASS‡ | Bypass scan | Bypass | Normal | | 10000010 | SAMPLE/PRELOAD | Sample boundary | Boundary scan | Normal | | 00000011 | INTEST | Boundary scan | Boundary scan | Test | | 10000100 | BYPASS <sup>‡</sup> | Bypass scan | Bypass | Normal | | 00000101 | BYPASS <sup>‡</sup> | Bypass scan | Bypass | Normal | | 00000110 | HIGHZ | Control boundary to high impedance | Bypass | Modified test | | 10000111 | CLAMP | Control boundary to 1/0 | Bypass | Test | | 10001000 | BYPASS <sup>‡</sup> | Bypass scan | Bypass | Norma! | | 00001001 | RUNT | Boundary run test | Bypass | Test | | 00001010 | READ8N | Boundary read | Boundary scan | Normal | | 10001011 | READBT | Boundary read | Boundary scan | Test | | 00001100 | CELLTST | Boundary self test | Boundary scan | Normal | | 10001101 | TOPHIP | Boundary toggle outputs | Bypass | Test | | 10001110 | SCANCN | Boundary-control register scan | Boundary control | Normal | | 00001111 | SCANCT | Boundary-control register scan | Boundary control | Test | | All others | BYPAS\$ | Eypass scan | Bypass | Normal | <sup>†</sup> Bit 7 is used to maintain even parity in the 8-bit instruction. #### boundary scan This instruction conforms to the IEEE Standard 1149.1-1990 EXTEST and INTEST instructions. The BSR is selected in the scan path. Data appearing at the device input pins is captured in the input BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the output BSCs. Data that has been scanned into the input BSCs is applied to the inputs of the normal on-chip logic, while data that has been scanned into the output BSCs is applied to the device output pins. The device operates in the test mode. #### bypass scan This instruction conforms to the IEEE Standard 1149.1-1990 BYPASS instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in the normal mode. #### sample boundary This instruction conforms to the IEEE Standard 1149.1-1990 SAMPLE/PRELOAD instruction. The BSR is selected in the scan path. Data appearing at the device input pins is captured in the input BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the output BSCs. The device operates in the normal mode. <sup>&</sup>lt;sup>‡</sup> The BYPASS instruction is executed in lieu of a SCOPE™ instruction that is not supported in the 'ABT8646. SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 #### control boundary to high impedance This instruction conforms to the IEEE Standard 1149.1a-1993 HIGHZ instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in a modified test mode in which all device I/O pins are placed in the high-impedance state, the device input pins remain operational, and the normal on-chip logic function is performed. #### control boundary to 1/0 This instruction conforms to the IEEE Standard 1149.1a-1993 CLAMP instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the input BSCs is applied to the inputs of the normal on-chip logic, while data in the output BSCs is applied to the device output pins. The device operates in the test mode. #### boundary run test The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in the test mode. The test operation specified in the BCR is executed during Run-Test/Idle. The five test operations decoded by the BCR are: sample inputs/toggle outputs (TOPSIP), PRPG, PSA, simultaneous PSA and PRPG (PSA/PRPG), and simultaneous PSA and binary count up (PSA/COUNT). #### boundary read The BSR is selected in the scan path. The value in the BSR remains unchanged during Capture-DR. This instruction is useful for inspecting data after a PSA operation. #### boundary self test The BSR is selected in the scan path. All BSCs capture the inverse of their current values during Capture-DR. In this way, the contents of the shadow latches can be read out to verify the integrity of both shift-register and shadow-latch elements of the BSR. The device operates in the normal mode. #### boundary toggle outputs The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the shift-register elements of the selected output BSCs is toggled on each rising edge of TCK in Run-Test/Idle, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK in Run-Test/Idle. Data in the selected input BSCs remains constant and is applied to the inputs of the normal on-chip logic. Data appearing at the device input pins is not captured in the input BSCs. The device operates in the test mode. #### boundary-control-register scan The BCR is selected in the scan path. The value in the BCR remains unchanged during Capture-DR. This operation must be performed before a boundary-run test operation to specify which test operation is to be executed. ## boundary-control-register opcode description 111 The BCR opcodes are decoded from BCR bits 2-0 as shown in Table 4. The selected test operation is performed while the RUNT instruction is executed in the Run-Test/Idle state. The following descriptions detail the operation of each BCR instruction and illustrate the associated PSA and PRPG algorithms. | BINARY CODE<br>BIT 2 → BIT 0<br>MSB → LSB | DESCRIPTION | |-------------------------------------------|-----------------------------------------------------| | X00 | Sample inputs/toggle outputs (TOPSIP) | | X01 | Pseudo-random pattern generation/16-bit mode (PRPG) | | X10 | Parallel-signature analysis/16-bit mode (PSA) | | 011 | Simultaneous PSA and PRPG/8-bit mode (PSA/PRPG) | Table 4. Boundary-Control-Register Opcodes In general, while the control input BSCs (bits 39-32) are not included in the sample, toggle, PSA, PRPG, or COUNT algorithms, the output-enable BSCs (bits 39-38 of the BSR) do control the drive state (active or high impedance) of the selected device output pins. These BCR instructions are valid only when the device is operating in one direction of data flow (that is, OEA \neq OEB). Otherwise, the bypass instruction is operated. Simultaneous PSA and binary count up/8-bit mode (PSA/COUNT) #### PSA input masking Bits 10-3 of the BCR specify device input pins to be masked from PSA operations. Bit 10 selects masking for device input pin A8 during A-to-B data flow or for device input pin B8 during B-to-A data flow. Bit 3 selects masking for device input pins A1 or B1 during A-to-B or B-to-A data flow, respectively. Bits intermediate to 10 and 3 mask corresponding device input pins in order from most significant to least significant, as indicated in Table 3. When the mask bit that corresponds to a particular device input has a logic 1 value, the device input pin is masked from any PSA operation, i.e., the state of the device input pin is ignored and has no effect on the generated signature. Otherwise, when a mask bit has a logic 0 value, the corresponding device input is not masked from the PSA operation. #### sample inputs/toggle outputs (TOPSIP) Data appearing at the selected device input pins is captured in the shift-register elements of the selected BSCs on each rising edge of TCK. This data is updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. Data in the shift-register elements of the selected output BSCs is toggled on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK. #### pseudo-random pattern generation (PRPG) A pseudo-random pattern is generated in the shift-register elements of the selected BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK. This data also is updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. Figures 5 and 6 illustrate the 16-bit linear-feedback shift-register algorithms through which the patterns are generated. An initial seed value should be scanned into the BSR before performing this operation. A seed value of all zeroes does not produce additional patterns. Figure 5. 16-Bit PRPG Configuration (OEA = 0, OEB = 1) Figure 6. 16-Bit PRPG Configuration (OEA = 1, OEB = 0) #### parallel-signature analysis (PSA) Data appearing at the selected device input pins is compressed into a 16-bit parallel signature in the shift-register elements of the selected BSCs on each rising edge of TCK. This data is updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. Data in the shadow latches of the selected output BSCs remains constant and is applied to the device outputs. Figures 7 and 8 illustrate the 16-bit linear-feedback shift-register algorithms through which the signature is generated. An initial seed value should be scanned into the BSR before performing this operation. Figure 7. 16-Bit PSA Configuration (OEA = 0, OEB = 1) Figure 8. 16-Bit PSA Configuration (OEA = 1, OEB = 0) #### simultaneous PSA and PRPG (PSA/PRPG) Data appearing at the selected device input pins is compressed into an 8-bit parallel signature in the shift-register elements of the selected input BSCs on each rising edge of TCK. This data is updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. At the same time, an 8-bit pseudo-random pattern is generated in the shift-register elements of the selected output BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK. Figures 9 and 10 illustrate the 8-bit linear-feedback shift-register algorithms through which the signature and patterns are generated. An initial seed value should be scanned into the BSR before performing this operation. A seed value of all zeroes does not produce additional patterns. Figure 9. 8-Bit PSA/PRPG Configuration (OEA = 0, OEB = 1) Figure 10. 8-Bit PSA/PRPG Configuration (OEA = 1, OEB = 0) ### simultaneous PSA and binary count up (PSA/COUNT) Data appearing at the selected device input pins is compressed into an 8-bit parallel signature in the shift-register elements of the selected input BSCs on each rising edge of TCK. This data is updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. At the same time, an 8-bit binary count-up pattern is generated in the shift-register elements of the selected output BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK. In addition, the shift-register elements of the opposite output BSCs count carries out of the selected output BSCs extending the count to 16 bits. Figures 11 and 12 illustrate the 8-bit linear-feedback shift-register algorithms through which the signature is generated. An initial seed value should be scanned into the BSR before performing this operation. Figure 11. 8-Bit PSA/COUNT Configuration (OEA = 0, OEB = 1) Figure 12. 8-Bit PSA/COUNT Configuration (OEA = 1, OEB = 0) ## timing description All test operations of the 'ABT8646 are synchronous to TCK. Data on the TDI, TMS, and normal-function inputs is captured on the rising edge of TCK. Data appears on the TDO and normal-function output pins on the falling edge of TCK. The TAP controller is advanced through its states (as illustrated in Figure 2) by changing the value of TMS on the falling edge of TCK and then applying a rising edge to TCK. A simple timing example is illustrated in Figure 13. In this example, the TAP controller begins in the Test-Logic-Reset state and is advanced through its states as necessary to perform one instruction-register scan and one data-register scan. While in the Shift-IR and Shift-DR states, TDI is used to input serial data, and TDO is used to output serial data. The TAP controller is then returned to the Test-Logic-Reset state. Table 5 explains the operation of the test circuitry during each TCK cycle. Table 5. Explanation of Timing Example | TCK<br>CYCLE(S) | TAP STATE<br>AFTER TCK | DESCRIPTION | |-----------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Test-Logic-Reset | TMS is changed to a logic 0 value on the falling edge of TCK to begin advancing the TAP controller toward the desired state. | | 2 | Run-Test/Idle | | | 3 | Select-DR-Scan | | | 4 | Select-IR-Scan | | | 5 | Capture-IR | The IR captures the 8-bit binary value 10000001 on the rising edge of TCK as the TAP controller exits the Capture-IR state. | | 6 | Shift-IR | TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on the rising edge of TCK as the TAP controller advances to the next state. | | 7–13 | Shift-IR | One bit is shifted into the IR on each TCK rising edge. With TDI held at a logic 1 value, the 8-bit binary value 11111111 is serially scanned into the IR. At the same time, the 8-bit binary value 10000001 is serially scanned out of the IR via TDO. In TCK cycle 13, TMS is changed to a logic 1 value to end the IR scan on the next TCK cycle. The last bit of the instruction is shifted as the TAP controller advances from Shift-IR to Exit1-IR. | | 14 | Exit1-IR | TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK. | | 15 | Update-IR | The IR is updated with the new instruction (BYPASS) on the falling edge of TCK. | | 16 | Select-DR-Scan | | | 17 | Capture-DR | The bypass register captures a logic 0 value on the rising edge of TCK as the TAP controller exits the Capture-DR state. | | 18 | Shift-DR | TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on the rising edge of TCK as the TAP controller advances to the next state. | | 19-20 | Shift-DR | The binary value 101 is shifted in via TDI, while the binary value 010 is shifted out via TDO. | | 21 | Exit1-DR | TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK. | | 22 | Update-DR | In general, the selected data register is updated with the new data on the falling edge of TCK. | | 23 | Select-DR-Scan | | | 24 | Select-IR-Scan | | | 25 | Test-Logic-Reset | Test operation completed | Figure 13. Timing Example ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | -0.5 V to 7 V | |------------------------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> (except I/O ports) (see Note 1) | -0.5 V to 7 V | | Input voltage range, V <sub>I</sub> (I/O ports) (see Note 1) | -0.5 V tc 5.5 V | | Voltage range applied to any output in the high state or power-off state, Vo | -0.5 V to 5.5 V | | Current into any output in the low state, IO: SN54ABT8646 | 96 mA | | SN74ABT8646 | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | 18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | 50 mA | | Storage temperature range – | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. ### recommended operating conditions (see Note 2) | | | SN54A | BT8646 | SN74AI | BT8646 | UNIT | |-------|------------------------------------|---------|--------|--------|--------|------| | | | <br>MIN | MAX | MIN | MAX | UNII | | Vcc | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VιΗ | High-level input voltage | 2 | | 2 | | V | | VIL | Low-level input voltage | | 0.8 | | 0.8 | ٧ | | VI | input voltage | 0 | Vcc | 0 | VCC | V | | ЮН | High-level output current | | -24 | | -32 | mA | | lOL | Low-level output current | | 48 | | 64 | mA | | Δt/Δν | input transition rise or fall rate | | 10 | | 10 | ns/V | | TA | Operating free-air temperature | <br>55 | 125 | -40 | 85 | °C | NOTE 2: Unused or floating pins (input or I/O) must be held high or low. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | TEST CONDITIONS | | | 1 | A = 25° | C | SN54A | BT8646 | SN74A | BT8646 | | |--------------------|------------------------------------------------------------|----------------------------------------|------------------------|-----|---------|-------|-------|--------|-------|--------|----------------| | PARAMETER | 'E | SI CONDITIO | NS | MIN | TYPT | MAX | MIN | MAX | MIN | MAX | UNIT | | ViĶ | V <sub>CC</sub> = 4.5 V, | l <sub>1</sub> = -18 mA | | | | -1.2 | | -1.2 | | -1.2 | V | | | V <sub>CC</sub> = 4.5 V, I <sub>OH</sub> = -3 mA | | | | | | 2.5 | | 2.5 | | | | V | V <sub>CC</sub> = 5 V, | IOH = - 3 mA | | 3 | | | 3 | | 3 | | ] <sub>v</sub> | | Vон | V <sub>CC</sub> = 4.5 V, I <sub>OH</sub> = -24 mA | | | | | | 2 | | | | v | | | VCC = 4.5 V, | IOH = - 32 m | A | 2* | | | | | 2 | | l | | V | V <sub>CC</sub> = 4.5 V, | IOL = 48 mA | | | | 0.55 | | 0.55 | | | v | | VOL | V <sub>CC</sub> = 4.5 V, | IOL = 64 mA | | | | 0.55* | | | | 0.55 | ] | | | V <sub>CC</sub> = 5.5 V, | | CLK DIR, ŌĒ,<br>S, TOK | | | ±1 | | ±1 | | ±1 | μА | | • | V <sub>I</sub> = V <sub>CC</sub> or GND | | A or B ports | | | ±100 | | ±100 | | ±100 | 1 | | lін | V <sub>CC</sub> = 5.5 V, | VI = VCC | TDI, TMS | | | 10 | | 10 | | 10 | μА | | կլ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = GND | TDI, TMS | | | -160 | | -160 | | -160 | μΑ | | lozн <sup>‡</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | | 50 | | 50 | | 50 | μА | | loz <sub>L</sub> ‡ | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | | | -50 | | -50 | | -50 | μА | | loff | V <sub>CC</sub> = 0, | V <sub>1</sub> or V <sub>O</sub> ≤ 5.5 | 5 V | | | ±100 | | | | ±100 | μΑ | | <sup>I</sup> CEX | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> ≈ 5.5 V | Outputs high | | | 50 | | 50 | | 50 | μА | | I <sub>O</sub> § | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.5 V | | -50 | -100 | -180 | -50 | -180 | -50 | 180 | mA | | | V <sub>CC</sub> = 5.5 V, | | Outputs high | | 0.9 | 2 | | 2 | | 2 | | | lcc | IO = 0, | A or B ports | Outputs low | | 30 | 38 | | 38 | | 38 | mA | | | VI = VCC or GND | | Outputs disabled | | 0.9 | 2 | | 2 | | 2 | | | ∆lcc¶ | V <sub>CC</sub> = 5.5 V,<br>Other inputs at V <sub>C</sub> | One input at | 3.4 V, | | | 1.5 | | 1.5 | | 1.5 | mA | | Ci | V <sub>I</sub> = 2.5 V or 0.5 V | | Control inputs | | 3 | | | | | | pF | | Cio | VO = 2.5 V or 0.5 V | 1 | A or B ports | | 10 | | | | | | pF | | Co | VO = 2.5 V or 0.5 \ | 1 | TDO | | 8 | | | | | , | pF | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter does not apply. <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V. <sup>‡</sup>The parameters IOZH and IOZL include the input leakag-s current. <sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (normal mode) (see Figure 14) | | | - | SN54A | BT8646 | SN74A | BT8646 | | |-----------------|-----------------|------------------------------------|-------|--------|-------|--------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | fclock | Clock frequency | CLKAB or CLKBA | 0 | 100 | 0 | 100 | MHz | | t <sub>w</sub> | Pulse duration | CLKAB or CLKBA high or low | 3 | | 3 | - | ns | | t <sub>su</sub> | Setup time | A before CLKAB↑ or B before CLKBA↑ | 4.6 | | 4.5 | | ns | | th | Hold time | A after CLKAB↑ or B after CLKBA↑ | 0 | | 0 | | ns | ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (test mode) (see Figure 14) | | | | SN54ABT8646 | | SN74A | | | |-----------------|-----------------|--------------------------------------|-------------|---------|-------|-----|------| | | | | MIN | MIN MAX | | MAX | UNIT | | fclock | Clock frequency | тск | 0 | 50 | 0 | 50 | MHz | | tw | Pulse duration | TCK high or low | 5 | | 5 | | ns | | | | A, B, CLK, DIR, OE, or S before TCK↑ | 7 | | 5 | | | | t <sub>su</sub> | Setup time | TDI before TCK↑ | 6 | | 6 | | ns | | | | TMS before TCK↑ | 6 | | 6 | | 1 | | | | A, B, CLK, DIR, OE, or S after TCK↑ | 0 | | 0 | | | | th | Hold time | TDI after TCKT | 0 | | 0 | _ | ns | | | | TMS after TCK↑ | 0 | | 0 | | 1 | | <sup>t</sup> d | Delay time | Power up to TCK↑ | 50 | | 50 | | ns | | t <sub>r</sub> | Rise time | V <sub>CC</sub> power up | 1 | | 1 | | μѕ | SCBS123D - AUGUST 1992 - REVISED AUGUST 1994 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (normal mode) (see Figure 14) | PARAMETER | FROM | TO<br>(OUTPUT) | | CC = 5 \<br>\ = 25°C | | SN54ABT8646 | | SN74ABT8646 | | UNIT | | |------------------|----------------|----------------|-----|----------------------|-----|-------------|-----|-------------|-----|--------|--| | | (INPUT) | (001701) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | fmax | CLKAB or CLKBA | <u> </u> | 100 | 130 | | 100 | | 100 | | MHz | | | t <sub>PLH</sub> | A or B | B or A | 2 | 3.7 | 4.5 | 2 | 5.5 | 2 | 5.2 | ns | | | t <sub>PHL</sub> | A UF B | D UI A | 2 | 3.5 | 4.4 | 2 | 5.8 | 2 | 5,5 | | | | t <sub>PLH</sub> | CLKAB or CLKBA | B or A | 3 | 4.4 | 5.3 | 3 | 6.3 | 3 | 6 | ns | | | tPHL | | | 2.5 | 4.3 | 5.2 | 2.5 | 6.7 | 2.5 | 6.2 | 113 | | | tPLH | SAB or SBA | B or A | 2 | 4.8 | 6 | 2 | 7.5 | 2 | 7.3 | ns | | | t <sub>PHL</sub> | | B OF A | 2 | 4.7 | 5.9 | 2 | 7.8 | 2 | 7.4 | 113 | | | <sup>t</sup> PZH | DIR | B or A | 2.5 | 4.4 | 5.3 | 2.5 | 6.6 | 2.5 | 6.5 | ns | | | tPZL | DIR | B OF 4 | 3 | 4.8 | 6.2 | 3 | 8.1 | 3 | 7.1 | 115 | | | <sup>t</sup> PZH | OF. | B or A | 2.5 | 4.4 | 5.4 | 2.5 | 6.7 | 2.5 | 6.5 | ns | | | tPZL | ŌĒ | | 3 | 5.2 | 6.2 | 3 | 7.6 | 3 | 7.5 | 113 | | | t <sub>PHZ</sub> | DID | B or A | 3 | 6 | 7 | 3 | 8.9 | 3 | 8.6 | ns | | | <sup>t</sup> PLZ | DIR | 5014 | 3 | 5.2 | 6.2 | 3 | 8.1 | 3 | 7.9 | . "18 | | | t <sub>PHZ</sub> | ŌĒ | B or 4 | 3 | 5.9 | 6.9 | 3 | 8.6 | 3 | 7.9 | ns | | | tPLZ | 1 05 | D OF A | 3 | 5.2 | 6.2 | 3 | 8.3 | 3 | 7.4 | ] '''s | | ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (test mode) (see Figure 14) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54ABT8646 | | SN74ABT8646 | | UNIT | |-----------|-----------------|----------------|-------------------------------------------------|-----|------|-------------|------|-------------|------|------| | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | ] | | fmax | TCK | | 50 | 90 | | 50 | | 50 | | MHz | | tPLH | TCK↓ | A or B | 3.5 | 8 | 9.5 | 3.5 | 13.4 | 3.5 | 12 | ns | | tPHL | | | 3 | 7.7 | 9 | 3 | 12 | 3 | 11.5 | | | tPLH | TCK↓ | TDC | 2.5 | 4.3 | 5.5 | 2.5 | 7 | 2.5 | 6.5 | ns | | tPHL | | | 2.5 | 4.2 | 5.5 | 2.5 | 7 | 2.5 | 6.5 | | | tPZH | TCK↓ | A or B | 4.5 | 8.2 | 9.5 | 4.5 | 12.5 | 4.5 | 12 | ns | | 1PZL | | | 4.5 | 9 | 10.5 | 4.5 | 13.5 | 4.5 | 13 | | | tPZH | TCK↓ | TDC | 2.5 | 4.3 | 5.5 | 2.5 | 7 | 2.5 | 6.5 | ns | | tPZL | | | 2.5 | 4.9 | 6 | 2.5 | 7.5 | 2.5 | 7 | | | tPHZ | TCK↓ | A or B | 3.5 | 8.4 | 10.5 | 3.5 | 14.5 | 3.5 | 13.5 | ns | | tPLZ | | | 3 | 8 | 10.5 | 3 | 13.5 | 3 | 13 | | | tPHZ | TCK↓ | TDO | 3 | 5.9 | . 7 | _ 3 | 9 | . 3 | 8.5 | ns | | tPLZ | | | 3 | 5 | 6.5 | 3 | 8 | 3 | 7.5 | | ## PARAMETER MEASUREMENT INFORMATION NOTES: A. CL includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω t<sub>Y</sub> ≤ 2.5 ns, t<sub>Y</sub> ≤ 2.5 ns. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. The outputs are measured one at a time with one transition per measurement. Figure 14. Load Circuit and Voltage Waveforms