

Not for new design

**Vishay Semiconductors** 

# Fast Infrared Transceiver Module Family (1.152 Mbit/s) for 3.3 V and 5.0 V Operation



### Description

The TFDU5100, TFDS5500, and TFDT5500 are a family of low-power infrared transceiver modules compliant to the IrDA 1.2 standard for fast infrared data communication, supporting IrDA speeds up to 1.152 Mbit/s (Medium IR, MIR), HP-SIR, Sharp ASK and carrier based remote control modes up to 500 kHz. Integrated within the transceiver modules are a photo PIN diode, infrared emitter (IRED), and a low-power CMOS control IC to provide a total front-end solution in a single package. Vishay Semiconductors transceivers are available in three package options, including our Baby Face package (as TFDU5100), the smallest MIR transceiver

#### **Features**

- Compliant to IrDA 1.2 (Up to 1.152 Mbit/s), HP–SIR<sup>®</sup>, Sharp ASK<sup>®</sup> and TV Remote
- Operating in 3.3 V and 5 V Applications
- Low Power Consumption (3 mA Supply Current)
- Power Shutdown Mode (1 µA Shutdown Current)
- Three Surface Mount Package Options
  - Universal ( $9.7 \times 4.7 \times 4.0$  mm)
  - Side View (13.0  $\times$  5.95  $\times$  5.3 mm)
  - Top View  $(13.0 \times 7.6 \times 5.95 \text{ mm})$
- High Efficiency Emitter

### Applications

- Notebook Computers, Desktop PCs, Palmtop Computers (Win CE, Palm PC), PDAs
- Digital Still and Video Cameras
- Printers, Fax Machines, Photocopiers, Screen Projectors

### **Package Options**

TFDU5100 Baby Face (Universal)



available on the market. This wide selection provides flexibility for a variety of applications and space constraints. The transceivers are capable of directly interfacing with a wide variety of I/O chips which perform the modulation/ demodulation function, including National Semiconductor's PC87338, PC87108 and PC87109, SMC's FDC37C669, FDC37N769 and CAM35C44, and Hitachi's SH3. At a minimum, a current–limiting resistor in series with the infrared emitter and a V<sub>CC</sub> bypass capacitor are the only external components required to implement a complete solution.

- Baby Face (Universal) Package Capable of Surface Mount Solderability to Side and Top View Orientation
- Directly Interfaces with Various Super I/O and Controller Devices
- Built–In EMI Protection No External Shielding Necessary
- Few External Components Required
- Backward Compatible to all Vishay Semiconductors SIR and FIR Infrared Transceivers
- Telecommunication Products (Cellular Phones, Pagers)
- Internet TV Boxes, Video Conferencing Systems
- External Infrared Adapters (Dongles)
- Medical and Industrial Data Collection

TFDS5500 Side View





**TFDT5500** 

**Top View** 

This product is currently in development. Inquiries regarding the status of this product should be directed to Vishay Semiconductors Marketing.

Document Number 82516 Rev. 1, 01-Apr-99

### Vishay Semiconductors

Not for new design



### **Ordering Information**

| Part Number  | Qty / Reel | Description                                             |
|--------------|------------|---------------------------------------------------------|
| TFDU5100-TR3 | 1000 pcs   | Oriented in carrier tape for side view surface mounting |
| TFDU5100-TT3 | 1000 pcs   | Oriented in carrier tape for top view surface mounting  |
| TFDS5500-TR3 | 750 pcs    |                                                         |
| TFDT5500-TR3 | 750 pcs    |                                                         |

### **Functional Block Diagram**



Figure 1. Functional Block Diagram

### **Pin Description**

| Pin Number         |            | Function        | Description                                                                                                                                                                                                                   | I/O | Active |
|--------------------|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|
| "U" and "T" Option | "S" Option |                 |                                                                                                                                                                                                                               |     |        |
| 1                  | 8          | IRED Anode      | IRED anode, to be externally connected to $V_{CC}$ through a current control resistor                                                                                                                                         |     |        |
| 2                  | 1          | IRED Cathode    | IRED cathode, internally connected to driver transistor                                                                                                                                                                       |     |        |
| 3                  | 7          | Txd             | Transmit Data Input                                                                                                                                                                                                           | I   | HIGH   |
| 4                  | 2          | Rxd             | Received Data Output, push–pull CMOS<br>driver output capable of driving a stan-<br>dard CMOS or TTL load. No external<br>pull–up or pull–down resistor is required<br>(pin is floating when device is in shut-<br>down mode) |     | LOW    |
| 5                  | 6          | SD/Mode         | Shutdown/Mode                                                                                                                                                                                                                 |     | HIGH   |
| 6                  | 3          | V <sub>CC</sub> | Supply Voltage                                                                                                                                                                                                                |     |        |
| 7                  | 5          | Mode            | High: High speed mode, MIR;<br>LOW: Low speed mode, SIR only<br>(see chapter "Mode Switching")                                                                                                                                |     |        |
| 8                  | 4          | GND             | Ground                                                                                                                                                                                                                        |     |        |



14885

IRED

<del>ம் மீ ம ம!ம ம ம் ம்</del> 1 2 3 4 5 6 7 8

# TFDU5100/TFDS5500/TFDT5500

### Not for new design

8

h

Ψ 1

IRED

Vishay Semiconductors

#### "U" Option Baby Face (Universal)

Detector



Щ

2

3

Figure 2. Pinnings

Detector

由

6

由

ς

由

#### **"T" Option Top View**



### Absolute Maximum Ratings

Reference point Pin GND unless otherwise noted. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.

| Parameters                                                                                                       | Test Conditions                                  | Symbol                 | Min.  | Тур. | Max.                 | Unit  |
|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------|-------|------|----------------------|-------|
| Supply Voltage Range                                                                                             |                                                  | V <sub>CC</sub>        | - 0.5 |      | 6                    | V     |
| Input Currents                                                                                                   | For all Pins, Except IRED<br>Anode Pin           |                        |       |      | 10                   | mA    |
| Output Sinking Current                                                                                           |                                                  |                        |       |      | 25                   | mA    |
| Power Dissipation                                                                                                | See Derating Curve                               | PD                     |       |      | 350                  | mW    |
| Junction Temperature                                                                                             |                                                  | TJ                     |       |      | 125                  | С°    |
| Ambient Temperature<br>Range (Operating)                                                                         |                                                  | T <sub>amb</sub>       | -25   |      | +85                  | °C    |
| Storage Temperature<br>Range                                                                                     |                                                  | T <sub>stg</sub>       | -25   |      | +85                  | °C    |
| Soldering Temperature                                                                                            | See Recommended Solder<br>Profile (see figure 9) |                        |       |      | 240                  | °C    |
| Average Output Current                                                                                           |                                                  | I <sub>IRED</sub> (DC) |       |      | 135                  | mA    |
| Repetitive Pulsed Output<br>Current                                                                              | <90 µs, t <sub>on</sub> <20%                     | I <sub>IRED</sub> (RP) |       |      | 600                  | mA    |
| IRED Anode Voltage                                                                                               |                                                  | VIREDA                 | - 0.5 |      | V <sub>CC</sub> +1.5 | V     |
| Transmitter Data Input<br>Voltage                                                                                |                                                  | V <sub>Txd</sub>       | - 0.5 |      | V <sub>CC</sub> +0.5 | V     |
| Receiver Data Output<br>Voltage                                                                                  |                                                  | V <sub>Rxd</sub>       | - 0.5 |      | V <sub>CC</sub> +0.5 | V     |
| Virtual Source Size                                                                                              | Method:<br>(1–1/e) encircled energy              | d                      | 2.5   | 2.8  |                      | mm    |
| Maximum Intensity for<br>Class 1 Operation of<br>IEC825–1 or EN60825–1<br>(worst case IrDA FIR<br>pulse pattern) | EN60825, 1997                                    |                        |       |      | 320                  | mW/sr |



### Vishay Semiconductors

Not for new design

#### **Electrical Characteristics**.

 $T_{amb} = 25^{\circ}C$ ,  $V_{CC} = 3.0$  V to 5.25 Vunless otherwise noted. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.

| Parameters                                    | Test Conditions / Pins                                                                                                                                                                                                                                                                        | Symbol          | Min.                 | Тур.   | Max.       | Unit     |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|--------|------------|----------|
| Transceiver                                   |                                                                                                                                                                                                                                                                                               |                 |                      |        |            |          |
| Supply Voltage                                |                                                                                                                                                                                                                                                                                               | V <sub>CC</sub> | 3                    | 3.3    | 5.25       | V        |
| Dynamic Supply Current                        | $\begin{array}{l} \text{SD} = \text{Low, } \text{E}_{\text{e}} = 0 \text{ klx} \\ \text{SD} = \text{Low, } \text{E}_{\text{e}} = 1 \text{ klx }^{*} ) \\ \text{Receive mode only.} \\ \text{In transmit mode, add} \\ \text{additional 100 mA (typ)} \\ \text{for IRED current.} \end{array}$ | Icc             |                      | 3<br>3 | 4.5<br>4.5 | mA       |
| Standby Supply Current                        | $SD = High **)$ $Mode = floating,$ $Txd = 0 V$ $T = 25^{\circ}C, E_{e} = 0 klx$ $T = 25^{\circ}C, E_{e} = 1 klx *)$                                                                                                                                                                           | I <sub>SD</sub> |                      |        | 1<br>1.5   | μΑ<br>μΑ |
|                                               | SD = High **)<br>Mode = floating,<br>Txd = 0 V, T = 85°C<br>Not Ambient Light<br>Sensitive                                                                                                                                                                                                    | I <sub>SD</sub> |                      |        | 5          | μA       |
| Operating Temperature<br>Range                |                                                                                                                                                                                                                                                                                               | T <sub>A</sub>  | -25                  |        | +85        | °C       |
| Output Voltage Low                            | $R_{Load} = 2.2 \text{ k}\Omega$<br>$C_{Load} = 15 \text{ pF}$                                                                                                                                                                                                                                | V <sub>OL</sub> |                      | 0.5    | 0.8        | V        |
| Output Voltage High                           | $R_{Load} = 2.2 \text{ k}\Omega$<br>$C_{Load} = 15 \text{ pF}$                                                                                                                                                                                                                                | V <sub>OH</sub> | V <sub>CC</sub> -0.5 |        |            | V        |
| Input Voltage Low<br>(Txd, SD/Mode, Mode)     |                                                                                                                                                                                                                                                                                               | V <sub>IL</sub> | 0                    |        | 0.8        | V        |
| Input Voltage High<br>(Txd, SD/Mode, Mode)    | CMOS level                                                                                                                                                                                                                                                                                    | V <sub>IH</sub> | 0.9×V <sub>CC</sub>  |        |            | V        |
| ( 2,                                          | TTL level, $V_{CC} \ge 4.5$                                                                                                                                                                                                                                                                   | V <sub>IH</sub> | 2.4                  |        |            | V        |
| Input Leakage Current<br>(Txd, SD/Mode, Mode) |                                                                                                                                                                                                                                                                                               | ١L              | -10                  |        | +10        | μA       |
| Input Capacitance                             |                                                                                                                                                                                                                                                                                               | CI              |                      |        | 5          | pF       |

\*) Standard illuminant A

\*\*) CMOS level only, not TTL



Not for new design

**Vishay Semiconductors** 

### **Optoelectronic Characteristics**

 $T_{amb} = 25^{\circ}C$ ,  $V_{CC} = 3.0$  V to 5.25 V unless otherwise noted. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.

| Parameters                                                | Test Conditions                                                                                                                | Symbol                                   | Min. | Тур. | Max.              | Unit              |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|------|-------------------|-------------------|
| Receiver                                                  |                                                                                                                                |                                          |      |      |                   |                   |
| Minimum Detection<br>Threshold Irradiance<br>SIR Mode     | TFDS5500/TFDT5500<br>9.6 kbit/s to 115.2 kbit/s, 3.0 V<br>$\lambda = 850 \text{ nm} - 900 \text{ nm}$                          | Ee                                       |      | 20   | 35                | mW/m <sup>2</sup> |
|                                                           | TFDU5100<br>9.6 kbit/s to 115.2 kbit/s, 3.0 V<br>λ = 850 nm – 900 nm                                                           | E <sub>e</sub>                           |      | 25   | 40                | mW/m <sup>2</sup> |
| Minimum Detection<br>Threshold Irradiance<br>MIR Mode     | TFDS5500/TFDT5500, 3.0 V<br>1.152 Mbit/s<br>λ = 850 nm – 900 nm                                                                | E <sub>e</sub>                           |      | 65   | 90                | mW/m <sup>2</sup> |
|                                                           | TFDU5100, 3.0 V<br>1.152 Mbit/s,<br>λ = 850 nm – 900 nm                                                                        | E <sub>e</sub>                           |      | 85   | 100               | mW/m <sup>2</sup> |
| Maximum Detection<br>Threshold Irradiance                 | $V_{CC} = 3.0 V$<br>$\lambda = 850 nm - 900 nm$                                                                                | E <sub>e</sub>                           | 5    | 10   |                   | kW/m <sup>2</sup> |
| Logic LOW Receiver<br>Input Irradiance                    |                                                                                                                                | E <sub>e</sub>                           | 4    |      |                   | mW/m <sup>2</sup> |
| Rise Time of Output<br>Signal                             | 10% to 90%, @2.2 kΩ, 15 pF                                                                                                     | t <sub>r (Rxd)</sub>                     | 10   |      | 40                | ns                |
| Fall Time of Output<br>Signal                             | 90% to 10%, @2.2 kΩ, 15 pF                                                                                                     | t <sub>f (Rxd)</sub>                     | 10   |      | 40                | ns                |
| Rxd Pulse Width of                                        | Input pulse length 20 μs, 9.6 kbit/s                                                                                           | t <sub>PW</sub>                          | 1.2  | 10   | 20                | μs                |
| Output Signal, 50%,<br>SIR mode                           | Input pulse length 1.41 μs,<br>115.2 kbit/s                                                                                    | t <sub>PW</sub>                          | 1.2  |      | 1/2 bit<br>lenght | μs                |
| Rxd Pulse Width of<br>Output Signal, 50%,<br>MIR mode     | Input pulse length 217 ns,<br>1.152 Mbit/s                                                                                     | t <sub>PW</sub>                          | 110  |      | 260               | ns                |
| Jitter, Leading Edge,<br>MIR mode                         | Input Irradiance = 100 mW/m <sup>2</sup> ,<br>1.152 Mbit/s mode                                                                |                                          |      |      | 10                | ns                |
| Latency                                                   |                                                                                                                                | tL                                       |      |      | 120               | μs                |
| Transmitter                                               |                                                                                                                                |                                          |      |      |                   |                   |
| IRED Operating Cur-<br>rent                               | R1 = 7.2 Ω, V <sub>CC</sub> = 5.0 V                                                                                            | I <sub>D</sub>                           |      | 0.4  | 0.55              | A                 |
| Output Radiant Inten-<br>sity, (see fig. 3)               | Vcc = 5.0 V, $\alpha$ = 0°, 15°<br>Txd = High, SD = Low, R1 = 7.2 $\Omega$                                                     | l <sub>e</sub>                           | 100  | 140  | 320               | mW/sr             |
| Output Radiant Inten-<br>sity                             | Vcc = 5.0 V, $\alpha$ = 0°, 15°<br>Txd = Low, or SD = High<br>(Receiver is inactive as long as SD =<br>High) R1 = 7.2 $\Omega$ | l <sub>e</sub>                           |      |      | 0.04              | mW/sr             |
| Output Radiant Inten-<br>sity,<br>Angle of Half Intensity |                                                                                                                                | α                                        |      | ±24  |                   | 0                 |
| Peak – Emission<br>Wavelength                             |                                                                                                                                | $\lambda_{\rm P}$                        | 880  |      | 900               | nm                |
| Optical Rise Time,<br>Fall Time                           |                                                                                                                                | t <sub>ropt</sub> ,<br>t <sub>fopt</sub> | 10   |      | 40                | ns                |
| Optical Overshoot                                         |                                                                                                                                |                                          |      |      | 10                | %                 |

#### Vishay Semiconductors

Not for new design



#### **Recommended Circuit Diagram**

The only required component for designing an IrDA 1.2 compatible design using Vishay Semiconductors FIR transceivers is a current limiting resistor, R1, to the IRED. However, depending on the entire system design and board layout, additional components may be required (see figure 3).



Figure 3. Recommended Application Circuit

Vishay Semiconductors transceivers integrate a sensitive receiver and a built-in power driver. The combination of both needs a careful circuit board layout. The use of thin, long resistive and inductive wiring should be avoided. The inputs (Txd, SD/Mode) and the output Rxd should be directly (DC) coupled to the I/O circuit.

R1 is used for controlling the current through the IR emitter. For increasing the output power of the IRED, the value of the resistor should be reduced. Similarly, to reduce the output power of the IRED, the value of the resistor should be increased. For typical values of R1 see figure 4. For IrDA compliant operation, a

Table 1. Recommended Application Circuit Components

| Component | Recommended Value                                                                                                                                                                                                                      | Vishay Part Number                           |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| C1        | 4.7 μF, 16 V                                                                                                                                                                                                                           | 293D 475X9 016B 2T                           |
| C2        | 0.1 μF, Ceramic                                                                                                                                                                                                                        | VJ 1206 Y 104 J XXMT                         |
| R1        | 5 V supply voltage: 7.2 $\Omega$ , 0.25 W<br>(recommend using<br>two 3.6 $\Omega$ , 0.125 W resistors in series)<br>3.3 V supply voltage: 3.6 $\Omega$ , 0.25 W<br>(recommend using<br>two 1.8 $\Omega$ , 0.125 W resistors in series) | CRCW–1206–3R60–F–RT1<br>CRCW–1206–1R80–F–RT1 |
| R2        | 47 Ω , 0.125 W                                                                                                                                                                                                                         | CRCW-1206-47R0-F-RT1                         |

current control resistor of 7.2  $\Omega$  is recommended. The upper drive current limitation is dependent on the duty cycle and is given by the absolute maximum ratings on the data sheet.

R2, C1 and C2 are optional and dependent on the quality of the supply voltage  $V_{CC}$  and injected noise. An unstable power supply with dropping voltage during transmission may reduce sensitivity (and transmission range) of the transceiver.



Figure 4. Intensity Ie vs. Current Control Resistor R1

The placement of these parts is critical. It is strongly recommended to position C2 as near as possible to the transceiver power supply pins. An electrolytic capacitor should be used for C1 while a ceramic capacitor is used for C2. Also, when connecting the described circuit to the power supply, low impedance wiring should be used.



Not for new design

Vishay Semiconductors

#### Mode Switching

The TFDU5100, TFDS5500 and TFDT5500 do not power on with a default mode, therefore the data transfer rate has to be set by a programming sequence using the Txd and SD/Mode inputs as described below or selected by setting the mode pin. The Mode pin can be used to statically set the mode (Mode pin: LOW: SIR, High: 0.576 Mbit/s to 1.152 Mbit/s). When using the Mode pin, the standby current may increase to about 50 µA to 60 µA when high or low. If not used or in standby mode, the mode input should float to minimize standby current. The low frequency mode covers speeds up to 115.2 kbit/s. Signals with higher data rates should be detected in the high frequency mode. Lower-frequency data can also be received in the high frequency mode but with reduced sensitivity. To switch the transceivers from low frequency mode to the 1.152 Mbit/s mode and vice versa, the programming sequences described below are required.



Figure 5. Mode Switching Timing Diagram

# Setting to the High Bandwidth Mode (0.576 Mbit/s to 1.152 Mbit/s)

- 1. Set SD/MODE input to logic "HIGH".
- 2. Set Txd input to logic "HIGH". Wait  $t_s \ge 200$  ns.
- 3. Set SD/MODE to logic "LOW" (this negative edge latches state of Txd, which determines speed setting).
- After waiting t<sub>h</sub> ≥ 200 ns Txd can be set to logic "LOW". The hold time of Txd is limited by the maximum allowed pulse length.

Txd is now enabled as normal Txd input for the high bandwidth mode.

# Setting to the Lower Bandwidth Mode (2.4 kbit/s to 115.2 kbit/s)

- 1. Set SD/MODE input to logic "HIGH".
- 2. Set Txd input to logic "LOW". Wait  $t_s \ge 200$  ns.
- 3. Set SD/MODE to logic "LOW" (this negative edge latches state of Txd, which determines speed setting).
- 4. Txd must be held for  $t_h \ge 200$  ns.

Txd is now enabled as normal Txd input for the lower bandwidth mode.

**Vishay Semiconductors** 

Not for new design



#### **Recommended SMD Pad Layout**

The leads of the device should be soldered in the center position of the pads.



Figure 6. TFDU5100 Baby Face (Universal)



Figure 7. TFDS5500 Side View Package Note: Leads of the device should be at least 0.3mm within the ends of the pads. Pad 1 is longer to designate Pin 1 connection to transceiver



Figure 8. TFDT5500 Top View Package Note: Leads of the device should be at least 0.3mm within the ends of the pads. Pad 1 is longer to designate Pin 1 connection to transceiver.



Not for new design

**Vishay Semiconductors** 

### **Recommended Solder Profile**



Figure 9. Recommended Solder Profile

### **Current Derating Diagram**



Figure 10. Current Derating Diagram

Vishay Semiconductors

Not for new design



### TFDU5100 – Baby Face (Universal) Package (Mechanical Dimensions)





Not for new design

**Vishay Semiconductors** 

### TFDS5500 – Side View Package (Mechanical Dimensions)



**Vishay Semiconductors** 

Not for new design



### **TFDT5500 – Top View Package (Mechanical Dimensions)**





Not for new design

**Vishay Semiconductors** 

### **Ozone Depleting Substances Policy Statement**

It is the policy of Vishay Semiconductor GmbH to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

Vishay Semiconductor GmbH has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA

3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

Vishay Semiconductor GmbH can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

We reserve the right to make changes to improve technical design and may do so without further notice. Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use Vishay Semiconductors products for any unintended or unauthorized application, the buyer shall indemnify Vishay Semiconductors against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

> Vishay Semiconductor GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2831, Fax number: 49 (0)7131 67 2423



Vishay

## Disclaimer

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.