

### 2.4GHZ VARIABLE DATA RATE FSK TRANSCEIVER WITH INTEGRATED PA

### Package: 40 QFN, 6mmx6mm



### Product Les in ion

The ML single chip fully integrated Frequency Shift Keyed (FSK) transceiver with fully integrated PA. It is developed for a variety of applications operating in the 2.400 Hz to 2.485 GHz unlicensed ISM band. The ML2730 is mode selectable for operation with digital cordless phones (DSSS or DECT) and higher data rate streaming applications like wireless audio and video.

The ML2730 contains a dual-conversion, low-IF receiver with all channel selectivity on chip. IF filtering, IF gain, and demodulation are performed on-chip, eliminating the need for any external IF filters or production tuning. A post detection filter and a data slicer are integrated to complete the receiver.

The ML2730 transmitter uses an adjustment-free closed loop modulator, which modulates the on-chip VCO filtered data. The ML2730 includes an upconversion mixer, a buffer/predriver, and a power amplifier to produce a typical output power of +19dBm. A fully integrated fractional synthesizer is used in both receive and transmit modes. Power supply regulation is included in the ML2730, providing circuit isolation and consistent performance over supply voltages between 2.8V and 3.6V.

| DSSS and DECT            |             |                  |                 |          |
|--------------------------|-------------|------------------|-----------------|----------|
| Wireless Streaming Audio | 0           | ptimum Technolog | y Matching® App | lied     |
| and Video                | GaAs HBT    | SiGe BiCMOS      | GaAs pHEMT      | GaN HEMT |
| Wireless Data Links      | GaAs MESFET | Si BiCMOS        | Si CMOS         | RF MEMS  |
|                          | InGaP HBT   | SiGe HBT         | 🗌 Si BJT        | LDMOS    |

RF MICRO DEVICES®, RFMD®, Optimum Technology Matching®, Enabling Wireless Connectivity<sup>III</sup>, PowerStar®, POLARIS<sup>IIII</sup> TOTAL RADIO<sup>IIII</sup> and UltimateBlue<sup>IIIII</sup> are trademarks of RFMD, LLC. BLUETOOTH is a trade-mark owned by Riverboth SIG. Inc. U.S.A. and licensed for use by RFMD. All other trade-names trademarks and radiates trademarks are trademarks of the responsible of the response of the responsible of the response of the resp

### **Features**

- +19dBm Typical Output Power From Integrated PA
- Highly Integrated 2.4 GHz FSK Transceiver With Selectable Data Rates; 576kbps, 1.152Mbps, 1.536 Mbps, 1.755 Mbps, 2.048Mbps
- Low-IF Receiver Eliminates External IF Filters
- Fractional-N Synthesizer with 30Hz Resolution
- Fully Integrated Digital FIR Tx Data Filter, IF Filters, FM Discriminator, and Rx Data Filter
- Self-calibrating VCO and Filters Eliminate Tuning
- Operating Modes Include DSSS-DCT, DECT, and High Rate (2.048 Mbps) for Wireless Audio and Video
- -97 dBm Sensitivity (0.1% BEF.) With Integrated LNA
- Includes FastWave<sup>™</sup> Embedde<sup>↑</sup> Wireless Microcontrolle Technon ogy
- Simple 3-Wire Cont of In erface
- T/R PIN Diode or ) FT switch Driver Outputs
- Analog RSSI Ou put: 35 mV/dB
- Selectable Rx Clock Recovery Output

### **Applications**

- Digital Cordless Telephones DSSS and DECT

7628 Thorndike Road, Greensboro, NC 27409-9421 · For sales or technical support, contact RFMD at (+1) 336-678-5570 or sales-support@rfmd.com.

# rfmd 🌺

#### **Absolute Maximum Ratings**

| Parameter                                                  | Rating         | Unit |
|------------------------------------------------------------|----------------|------|
| VCC                                                        | VSS-0.3 to 3.6 | V    |
| VCC_PA                                                     | VSS-0.3 to 4.5 | V    |
| Junction Temperature                                       | 150            | °C   |
| Storage Temperature                                        | -65 to +150    | °C   |
| Lead Temperature (Soldering, 10s)                          | 260            | °C   |
| Ambient Temperature Range (T <sub>A</sub> )                | -20 to +80     | °C   |
| VCC Range [VDD (pin 9,) VCCPLL<br>(pin 19), VCCA (pin 27)] | 2.8 to 3.6     | V    |
| VCC_PA Range [VCC_PA (pin 31)]                             | 3.0 to 4.5     | V    |
| Thermal Resistance ( $\theta_{\text{JA}}$ )                | 36             | °C/W |



Exceeding any one or a combination of the Absolute Maximum Rating conditions may cause permanent damage to the device. Extended application of Absolute Maximum Rating conditions to the device may reduce device reliability. Specified typical performance or functional operation of the device under Absolute Maximum Rating conditions is not implied.

RoHS status based on EUDirective 2002/95/EC (at time of this document revision).

The information in this publication is believed to be accurate and reliable. However, no responsibility is assumed by RF Micro Devices, Inc. ("RFMD") for its use, nor for any infringement of patents, or other rights of third parties, resulting from its use. No license is granted by implication or otherwise under any patent or patent rights of RFMD. RFMD reserves the right to change component circuity, recommended application circuity and specifications at any time without prior notice.





| Deveneter                                                                   |       | Specification |       | Unit  | Condition                                                                                      |  |
|-----------------------------------------------------------------------------|-------|---------------|-------|-------|------------------------------------------------------------------------------------------------|--|
| Parameter                                                                   | Min.  | Тур.          | Max.  | Unit  | Condition                                                                                      |  |
| Receiver                                                                    |       |               |       |       |                                                                                                |  |
| Receive input frequency range (F <sub>RXI</sub> )                           | 2.400 |               | 2.485 | GHz   |                                                                                                |  |
| Input Impedance Differential ( $Z_{RX}$ )                                   |       | 100           |       | Ω     | Differential                                                                                   |  |
| Channel Spacing (F <sub>STEP</sub> )                                        |       | 1.728         |       | MHz   | Data Range=1.1520Mbps                                                                          |  |
|                                                                             |       | 2.048         |       | MHz   | Data Range=1.5360Mbps                                                                          |  |
|                                                                             |       | 4.096         |       | MHz   | Data Range=1.7554Mbps                                                                          |  |
|                                                                             |       | 4.096         |       | MHz   | Data Range=2.0480                                                                              |  |
| Input Power (DR)                                                            |       |               | +10   | dBm   | <0.1%BER at 1.152 Mbps                                                                         |  |
|                                                                             |       |               | +10   | dBm   | <0.1%BER at 1.55 "OM. hs                                                                       |  |
|                                                                             |       |               | +10   | dBm   | <0.1%BER at 7554 . 'bps                                                                        |  |
|                                                                             |       |               | +10   | dBm   | <0.1%PER a. ?.0480N ops                                                                        |  |
| Input Sensitivity (S <sub>RXI</sub> )                                       |       | -97           |       | dBm   | <0.1 BF 1.1520 Mbps                                                                            |  |
|                                                                             |       | -97           |       | dBm   | .u. % E <sup></sup> at 1.5360 Mbps                                                             |  |
|                                                                             |       | -97           |       | dBm   | - J.1% BER at 1.7554 Mbps                                                                      |  |
|                                                                             |       | -95           |       | JBm   | <0.1% BER at 2.0480 Mbps                                                                       |  |
| RX conducted emissions at RXI<br>(P <sub>RXI</sub> )                        |       |               | -50   | a m   | RXI terminated in 50 $\Omega$                                                                  |  |
| RX Chain Image rejection ratio<br>(IRR)                                     |       | 23            |       | dB    |                                                                                                |  |
| RX adjacent channel(s) rejection.<br>Wanted signal=-80dBm (ACR)             |       | 15            |       | dB    | ±1 channel offset                                                                              |  |
|                                                                             |       | 40            |       | dB    | ±2 channels offset                                                                             |  |
|                                                                             |       |               |       | dB    | ±3 or more channels offset                                                                     |  |
| Co-Channel rejection, 0.1% BER<br>(CCR)                                     |       | -9            |       | dB    | Wanted signal=-80dBm, Unwanted signal is<br>GFSK modulated with 1.536Mbps PRBS data,<br>BT=0.9 |  |
| RSSI                                                                        |       |               |       |       |                                                                                                |  |
| RSSI rise time, 20% to 80%<br>(t <sub>R_RSS</sub> I)                        |       | 5             | 10    | µsec  | 20pF loading on RSSI pin RF off to -15dBm                                                      |  |
| RSSI fall time, 80% to 20%<br>(t <sub>F_RSSI</sub> )                        | X     | 5             | 10    | μsec  | 20pF loading on RSSI pin -15dBm to RF off                                                      |  |
| RSSI maximum voltage (V <sub>RSMX</sub> )                                   |       | 2.5           |       | V     | -10dBm into RXI                                                                                |  |
| RSSI midrange voltage (V <sub>F ,MD</sub> ,                                 |       | 2.3           |       | V     | -40 dBm into RXI                                                                               |  |
| RSSI minimum volta <sub>b</sub> (V <sub>R<sub>s</sub></sub> <sub>1N</sub> ) |       | 0.2           |       | V     | No signal applied                                                                              |  |
| RSSI sensitivit, (n                                                         |       | 35            |       | mV/dB | (V <sub>-40dBm</sub> - V <sub>-50dBm</sub> )/10dB                                              |  |
| RSSI accuracy (G <sub>RS</sub> )                                            |       | ±3            |       | dB    | Deviation from best fit straight line                                                          |  |
|                                                                             |       |               |       |       |                                                                                                |  |



| Doromotor                                                         |                      | Specification |                      | Unit             | Condition                                                               |  |
|-------------------------------------------------------------------|----------------------|---------------|----------------------|------------------|-------------------------------------------------------------------------|--|
| Parameter                                                         | Min.                 | Тур.          | Max.                 | Unit             | Condition                                                               |  |
| Transmitter                                                       |                      |               |                      |                  |                                                                         |  |
| Transmit input frequency range $(F_{TXO})$                        | 2.400                |               | 2.485                | GHz              |                                                                         |  |
| Transmit Modulation Deviation (F <sub>DEV</sub> )                 |                      | ±400          |                      | kHz              | Data Range=1.1520Mbps                                                   |  |
|                                                                   |                      | ±512          |                      | kHz              | Data Range=1.5360Mbps                                                   |  |
|                                                                   |                      | ±596          |                      | kHz              | Data Range=1.7554Mbps                                                   |  |
|                                                                   |                      | ±680          |                      | kHz              | Data Range=2.0480 Mbps                                                  |  |
| Transmit Filter Bandwidth/Symbol<br>Rate Ratio (BT)               |                      | 0.5           |                      |                  | Data Range=1.1520 MI ps                                                 |  |
|                                                                   |                      | 0.9           |                      |                  | Data Range=1.5 360 N. tos                                               |  |
|                                                                   |                      | 0.8           |                      |                  | Data Range= 75-4M Jp                                                    |  |
|                                                                   |                      | 0.7           |                      |                  | Data Rar se=2.0 80Mb s                                                  |  |
| TX LO feed through (P <sub>LO</sub> )                             |                      | -35           |                      | dBc              | P <sub>TX0</sub> =+2_usm FSPUR=1/3, 2/3, 4/3, and 5/ , F <sub>T_0</sub> |  |
| Interface Logic Levels                                            |                      |               |                      |                  |                                                                         |  |
| CMOS Digital Input Pins<br>(XCEN, RXON, DIN, DATASEL)             |                      |               |                      |                  |                                                                         |  |
| Input High Voltage (V <sub>IH</sub> )                             | V <sub>DD</sub> *0.7 |               | V <sub>DD</sub>      | V                | 1                                                                       |  |
| Input Low Voltage (V <sub>IL</sub> )                              | 0                    |               | V <sub>DD</sub> *0.3 | v                |                                                                         |  |
| Input Bias Current (I <sub>B</sub> )                              | -5                   |               | +5                   | μA               | All states                                                              |  |
| Input Capacitance (CIN)                                           |                      | 4             |                      | pF               | 1MHz test frequency                                                     |  |
| CMOS Digital Output Pins<br>(SW_CTRL, RXCLK, DOUT))               |                      |               |                      |                  |                                                                         |  |
| SW_CTRL output high voltage<br>(V <sub>OH</sub> )                 | VDD-0.4              |               |                      | V                | Sourcing 5.0 mA                                                         |  |
| SW_CTRL output low voltage (V <sub>OL</sub> )                     |                      |               | 0.4                  | V                | Sinking 5.0mA                                                           |  |
| SW_CTRL source/sink current ( $I_0$ )                             | ±5/                  | <u>1</u> 3.0  |                      | mA               |                                                                         |  |
| RXCLK (recovered clock) output<br>high voltage (V <sub>OH</sub> ) | ٥.4 ٧٢ ك-0.4         |               |                      | V                | Sourcing 0.1 mA                                                         |  |
| RXCLK (recovered clock) output<br>low voltage (V <sub>OL</sub> )  |                      |               | 0.4                  | V                | Sinking 0.1mA                                                           |  |
| DOUT (data output) output his'.<br>voltage (V <sub>OH</sub> )     | -0.4                 |               |                      | V                | Sourcing 0.1mA                                                          |  |
| DOUT (data output) output vw<br>voltage (V <sub>OL</sub> )        |                      |               | 0.4                  | V                | Sinking 0.1mA                                                           |  |
| Analog Output Pins (\OUT)                                         |                      |               |                      |                  |                                                                         |  |
| Quiescent output voltage at AOUT (V <sub>ODC</sub> )              |                      | 1.15          |                      | V                |                                                                         |  |
| Output voltage swing at AOUT<br>(V <sub>OPK</sub> )               |                      | 0.8           |                      | V <sub>P-P</sub> |                                                                         |  |





| Parameter                                               |      | Specification |      | Unit | Condition |
|---------------------------------------------------------|------|---------------|------|------|-----------|
| Farameter                                               | Min. | Тур.          | Max. | Unit | Condition |
| 3 Wire Serial Bus Timing                                |      |               |      |      |           |
| CLK Input Rise Time (Note 1) (t <sub>r</sub> )          |      |               | 15   | ns   |           |
| CLK Input Fall Time (Note 1) (t <sub>r</sub> )          |      |               | 15   | ns   |           |
| CLK Period (t <sub>ck</sub> )                           | 50   |               |      | ns   |           |
| EN Pulse Width (t <sub>ew</sub> )                       | 200  |               |      | ns   |           |
| Delay from last Clock Rising Edge to Rise of EN $(t_j)$ | 15   |               |      | ns   |           |
| EN Setup Time to Ignore next Rising CLK $(t_{se})$      | 15   |               |      | ns   |           |
| Data-to-CLK Setup Time (t <sub>s</sub> )                | 15   |               |      | ns   |           |
| Data-to-CLK Hold Time (t <sub>h</sub> )                 | 15   |               |      | ns   |           |

Note 1: Serial I/O clock maximum rise and fall times are based on the minimum clock period. Longer rise and all times can be accommodated for slower clocks provided the rise and fall times remain less than 20% of the clock period and all sectors, and hold time minimums are met with respect to the CMOS switching points (V<sub>IL</sub> MAX and V<sub>IH</sub> MIN). The serial I/O clock rise and fall times are limited to an absolute maximum of 100 ns.



| Pin | Function  | Description                                                                                                                                                                                                                                         | Interface Schematic                                                                        |
|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| 1   | XCEN      | Transceiver Enable input. Enables the bandgap reference and voltage regulators when high, enabling normal control functions. Consumes only leakage current in STANDBY mode when low. Operating mode= $V_{IH}$ Standby mode= $V_{IL}$                | VDD VDD VDD<br>160 0hm<br>VSSD VSSD VSSD                                                   |
| 2   | RXON      | TX/RX Control Input. Switches the transceiver between TRANSMIT and<br>RECIEVE mode.<br>Receive mode=V <sub>IH</sub><br>Transmit mode=V <sub>IL</sub>                                                                                                |                                                                                            |
| 3   | SW_CTRL_P | TR switch control output, positive polarity.<br>Logic high (V <sub>OH</sub> ) while transmitting<br>Logic low (V <sub>OL</sub> ) while receiving                                                                                                    | VED VED VESD VSSD                                                                          |
| 4   | DIN       | Transmit Data Input.                                                                                                                                                                                                                                | DIN<br>Vxx<br>160 Ohm<br>Vxx<br>Vxx<br>Vxx<br>Vxx<br>Vxx<br>Vxx<br>Vxx<br>Vxx<br>Vxx<br>Vx |
| 5   | VSSD      | Digital ground for a lidigit 1/0 circuits and control logic.                                                                                                                                                                                        |                                                                                            |
| 6   | EN        | Control $\mathbb{B} \cong \mathbb{F}^n$ uble. Enable pin for the three-wire serial control bus. The control regisers are loaded on the rising edge of this signal. Serial control bub data is ign, red when this signal is high (V <sub>IH</sub> ). | EN<br>Vro<br>150 ohm<br>VSSD<br>VSSD<br>VSSD<br>VSSD<br>VSSD                               |
| 7   | DA        | Serial Control Bus Data.                                                                                                                                                                                                                            | DATA<br>VSSD VSSD VSSD                                                                     |





| Pin | Function | Description                                                                                                                                   | Interface Schematic |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 8   | CLK      | Serial control bus data is clocked in on the rising edge and only when EN is low.                                                             |                     |
| 9   | VDD      | 3.3V <sub>DC</sub> power supply input.                                                                                                        |                     |
| 10  | VREG_1P8 | $1.8 \rm V_{\rm DC}$ regulator output. Place capacitor between this pin and ground to decouple (bypass) noise and to stabilize the regulator. |                     |
| 11  | VBG_1P8  | $1.13 V_{\text{DC}}$ bandgap voltage output. Place capacitor between this pin and ground to decouple (bypass) noise.                          |                     |
| 12  | FREF     | Input reference frequency.                                                                                                                    |                     |
| 13  | VCCSYN   | $2.7V_{DC}$ power supply input. Must be connected to VREG. ' L pi $$ externally.                                                              |                     |
| 14  | PLL_SW   | Loop filter control switch.                                                                                                                   | PLLSW               |
| 15  | QPO      | Charge pump output of the phase detector. This is connected to the exter-<br>nal PLL loop filter.                                             | 20 Ohm QPO          |
| 16  | VTUNE    | V O Tuning Voltage input from the PLL loop filter. This pin is very sensitive to loise coupling and leakage currents.                         |                     |
| 17  | VREGVCO  | $2.5V_{DC}$ regulator output. Place capacitor between this pin and ground to decouple (bypass) noise and to stabilize the regulator.          |                     |
| 18  | VREGPLL  | $2.7 V_{DC}$ power supply output. Place capacitor between this pin and ground to decouple (bypass) noise and to stabilize the regulator.      |                     |
| 19  | VCCPLL   | $3.3V_{DC}$ power supply input. Place capacitor between this pin and ground to decouple (bypass) noise.                                       |                     |
| 20  | VBG_VCO  | $1.13 \rm V_{DC}$ bandgap voltage output. Place capacitor between this pin and ground to decouple (bypass) noise.                             |                     |



| Pin | Function | Description                                                                                                                                                                                                                                    | Interface Schematic |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 21  | VREGLNA  | 2.7V <sub>DC</sub> regular output. Place capacitor between this pin and ground to                                                                                                                                                              |                     |
|     | _        | decouple (bypass) noise and to stabilize the regulator.                                                                                                                                                                                        |                     |
| 22  | RXIN     | Differential receive RF Input.                                                                                                                                                                                                                 |                     |
| 23  | RXIP     | Differential receive RF Input.                                                                                                                                                                                                                 |                     |
| 24  | VREGRX   | $2.7 V_{\text{DC}}$ regular output. Place capacitor between this pin and ground to decouple (bypass) noise and to stabilize the regulator.                                                                                                     | •.0.                |
| 25  | VBG_RF   | Bandgap 1.24V decouple voltage. Decoupled to ground with a capacitor.                                                                                                                                                                          |                     |
| 26  | VREGTX   | 2.7V <sub>DC</sub> power supply input. Must be connected to VREGRX pin externally.                                                                                                                                                             | 7                   |
| 27  | VCCA     | 3.3V <sub>DC</sub> power supply input.                                                                                                                                                                                                         |                     |
| 28  | тхо      | TX RF open-collector output. Connect this pin to VCC using an (Re hloching) inductor.                                                                                                                                                          |                     |
| 29  | ISET     | TX I <sub>SET</sub> resistor.                                                                                                                                                                                                                  |                     |
| 30  | VBG_PA   | $1.13V_{DC}$ bandgap voltage outpu. Place capacitor between this pin and ground to decouple (bype s) noise.                                                                                                                                    |                     |
| 31  | VCC_PA   | Unregulated Battery DC . wer Supply Input.                                                                                                                                                                                                     |                     |
| 32  | VREGPA   | Programmable 3.6 $V_{DC}$ (34 $V_{DC}$ /3.3 $V_{DC}$ regulator output. Place capacitor betwee this pi, and r ound to decouple (bypass) noise and to stabilize the regulator.<br>*Not reconstructed for use - Exceeds Absolute Maximum Ratings. |                     |
| 33  | VREGIF   | 2.7V <sub>DC</sub> regula. Dutput. Place capacitor between this pin and ground to                                                                                                                                                              |                     |
|     |          | dec. ple (bypass) noise and to stabilize the regulator.                                                                                                                                                                                        |                     |
| 34  | TPI      | $v_{\rm V}$ TX to $\checkmark$ port. Used to test or apply test signals to both RX and TX sections.                                                                                                                                            |                     |
| 35  | TPQ      | RX/TX test port. Used to test or apply test signals to both RX and TX sec-<br>tions.                                                                                                                                                           |                     |



| Pin | Function                      | Description                                                                                                                                                                                                                                                                                                                                            | Interface Schematic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 36  | RSSI                          | Receive Signal Strength Indicator. Also used as RX/TX test port.                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 37  | AOUT                          | Analog data output.                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |                               |                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 38  | DOUT                          | Serial digital output after demodulation, bit rate filter. and center data slicing. CMOS levels with controlled slew rates.                                                                                                                                                                                                                            | OE<br>(NUPLY ensure<br>(NUPLY ensure<br>(NuPLY africe or put and into a<br>(NuPLY africe or put a<br>(NuPLY africe or pu                                 |
| 39  | DATASEL<br>or<br>PLL_Lock     | When TCMOD=4 or 5, this pin <sup>1</sup> econ as an i put and it controls the time<br>constant of the data slicer.<br>DATASEL=V <sub>IH</sub> selects 6 uS time constant<br>DATASEL=V <sub>IL</sub> selects 300 us time constant<br>-else-<br>PLL_Lock=V <sub>DH</sub> indicates PLL is locked<br>PLL_Lock=V <sub>DL</sub> indicates PLL is not locked | DATASEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 40  | SW_CNTRL<br>_N<br>or<br>RXCLK | TR switch control output, it, negative polarity.<br>$V_{0L}$ while transmitting<br>$V_{0H}$ will be riceiving<br>-or-<br>Recovered MCLK clock output is multiplexed in this pin. When configured<br>to RXCLK output, clock pulses may be observed for 6 uS to 8 uS after the<br>falling of ge of RXON before setting to logic high (V <sub>IH</sub> ). | (INDER SALES)<br>(INDER |
|     |                               | 3                                                                                                                                                                                                                                                                                                                                                      | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |





### **Pin Configuration (Top View)**



Figure 1: ML2730 Block Diagram

The ML2730 is a single chip wireless digital transceiver. The ML2730 integrates all the frequency generation, receiver and transmit functions requiring only a TR switch to form a complete 2.400GHz to 2.485GHz ISM radio band. The ML2730 is designed to transmit and receive 576kbps to 2.048Mbps signals using channels spaced from 1.728MHz to 4.096MHz over the 2.400GHz to 2.485GHz ISM band.



#### Receiver

The ML2730 contains a dual conversion, low\_IF receiver with all channel selectivity on-chip. The signal enters through a differential LNA to the 1st mixer which down-converts the 2.4GHz input to a high 1st IF of 0.8GHz, followed by an image reject 2nd mixer that brings this IF signal down to a low IF frequency. On chip IF filtering, gain, and demodulation are performed at a 864kHz IF frequency for the 576kbps and 1.152Mbps data rate, a 1.024MHz IF frequency for the 1.536Mbps data rate, or a 2.048MHz IF frequency for the 1.755Mbps and 2.048Mbps data rates.

No external filters or production tuning are required. A post detection filter and data slicer are also provided to complete the receiver. The DATASEL pin allows selection between two different time constants in the data slicer. Rx clock recovery is optionally performed for the 1.152Mbps, 1.536Mbps, 1.755Mbps, 2.048Mbps data rate to aid those applications using a simple microcontroller based MODEM. A receive signal strength indication (RSSI) signal is also provided. RSSI (an indication of field strength) can be used by the system to determine transmit power control (conserve battery life) and or extermine if a given channel is occupied.

#### Automatic VCO and Filter Alignment

The VCO and IF filters are calibrated to remove process and temperature variation. IF filter and VCO contraction occurs when the chip is first powered on and at specified intervals during normal operation. The calibration of the ML2730 and is absorbed in the system timing shown in Figure 2 and Table 2 the self-calibration adjusts:

- VCO center frequency
- · Discriminator center frequency
- · IF filter center frequency and bandwidth
- · Receiver data low-pass filter bandwidth

#### Transmitter and PA

The ML2730 transmitter consists of an up-conversion nixe frillov ed by a programmable gain amplifier, to allow factory calibration of the output power, and a power amplifier (PA). The input data is filtered before being sent to an adjustment free VCO modulator. An FIR Gaussian pulse shaping filter is a feat roomed by DAC and interpolation filter for clock rejection. The output of the modulator is up-converted by a mixer and amp. fied with a PA to deliver +19dBm output power. A complementary T/R switch control output with adjustable timing is provided to control the external T/R switch.

#### PLL/Synthesizer

A single, on-chip 1.6GHz fractione in synchesiz in is used to generate the receiver LO and transmit carrier. The VCO has an onchip resonator, active devices an 'turing circuitry for a completely integrated VCO function. All required DC voltage regulation is within the IC. The PLL center frequency is programmed with a 23 bit word written via the SPI port during either standby or active operation.

A lock detect circuit monitors the state of the PLL loop allowing the PA to be disabled prior to the PLL achieving lock in TRANS-MIT mode. In RECL. (Einode, the synthesizer produces a low side LO frequency offset (compared to TX mode) to produce the required IF frequency.

#### Modes of Operation

The ML2730 has three key modes of operation:

- STANDBY: All circuits powered down except the control interface (static CMOS)
- RECEIVE: Receiver circuits active
- TRANSMIT: Transmitter circuits active

#### Mode Control

The two operational modes controlled by RXON are RECEIVE and TRANSMIT. XCEN is the chip enable/disable control pin which sets the device to either operational or STANDBY modes. The relationship between the parallel control lines and the mode of operation of the IC is summarized in Table 1.



#### Table 1: Modes of Operation

| XCEN | RXON | MODE NAME | FUNCTION                                                   |  |
|------|------|-----------|------------------------------------------------------------|--|
| 0    | Х    | STANDBY   | Control interfaces active, all other circuits powered down |  |
| 1    | 1    | RECEIVE   | Receiver time slot                                         |  |
| 1    | 0    | TRANSMIT  | Transmit time slot                                         |  |

#### STANDBY Mode

In STANDBY mode, the ML2730 transceiver is powered down. The only active circuits are the control interfaces, which are static CMOS to minimize power consumption. The serial control interface and control registers remain powered up and will accept and retain programming data as long as the VDD and VCCA are present.

#### **RECEIVE Mode**

In RECEIVE mode, the received signal at 2.4 GHz is down converted, band pass filtered (IF filtered), fer to the frequency-to-voltage converter, and then low-pass filtered. The output of the low-pass filter is available at both the / OUT is and to the on-chip data slicer that produces NRZ digital data presented at the DOUT pin. An RSSI output voltage is a so provided.

#### TRANSMIT Mode

In TRANSMIT mode, the PLL loop is closed to eliminate frequency drift. A closed loop 'Sk' notwator modulates both the VCO and the fractional-N PLL. The VCO is directly modulated with filtered FSK transmission at the FLL is driven by a sigma-delta modulator, which ensures that the PLL follows the mean frequency of the module ed VCO.

#### **Control Interface**

There are two types of input/output (I/O) signals to control and monitor th ML2730:

- Discrete I/O: XCEN, RXON, SW\_CTRL\_P, SW\_CTRL\_N, DATASEL
- Serial Control Bus: EN, DATA, CLK

The ML2730 transceiver is used in time division duplex (TDL, moue, where the transceivers at each end of a radio link alternately transmit and receive. Prior to entering receive m. 1e, the mL2730 goes through a "self-calibration" sequence, where the VCO, IF, and data filters are frequency aligned. This occur, in the time period just before the PLL settles to the LO frequency. These calibration cycles are triggered by logic transitions on the control interface. Figure 2a and 2b show the normal operating cycle for the ML2730. Figure 2a shows the timing when register variable PAFIRST is set to 0, causing the switch control signals to change state before the PA is enabled. Figure 1b shows the timing when register variable PAFIRST is set to 1, causing the switch control signals to change state after th. PL is enabled.

#### RF Control: XCEN, RXON, SW\_CTRL

The XCEN pin enables/disable he ML2730 and places the device in either STANDBY or ACTIVE modes.

The RXON pin determines which active mode the ML2730 is in: RECEIVE or TRANSMIT.

SW\_CTRL\_P and CW\_CTR\_ N are complimentary CMOS outputs with 5 mA drive capability that controls an off-chip T/R switch. They can directly c ive PIN diodes. SW\_CTRL\_P outputs a logic high when RXON is asserted low and a logic low at all other times. The time delay, between RXON and SW\_CTRL\_P are programmable and are shown in Figure 2 and Table 3. These outputs are inhibited when the PLL is not locked.





Table 2 shows the minimum time required between control interface transitions.





#### Table 2: Transceiver Control Interface Timing (using default register values).

| SYMBOL             | PARAMETER                                                                                                                                                                                                                                                        | CONDITIONS                                                   | Worst<br>Case<br>Timing |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------|
| t <sub>WAKE</sub>  | Time from XCEN asserted to valid RECEIVE data out                                                                                                                                                                                                                | 1st XCEN<br>Subsequent XCEN                                  | 325                     |
| t <sub>FH</sub>    | Time from rising edge of Serial Bus EN to valid RECEIVE data out (channel scan mode, one chan-<br>nel hop, PLL re-locking triggered by rising EN)                                                                                                                | NOIVCOC=0<br>NOIVCOC=1                                       | 115<br>70               |
| t <sub>TX2RX</sub> | Time from rising edge of RXON to valid RECEIVE data out                                                                                                                                                                                                          | NOIVCOC=0<br>With Calibration<br>No Calibration<br>NOI'CC =1 | 120<br>90               |
|                    | •                                                                                                                                                                                                                                                                | NO. 'COC=_<br>Ca. 'ration<br>No t 'ibration                  | 65<br>40                |
| t <sub>RX2TX</sub> | Time from falling edge on RXON to start of valid data on DIN. Note that RF energy will be presen<br>on TXO during this period but PAON (internal signal) will be unasserted.                                                                                     | TT::::NA=63                                                  | 60<br>100               |
| t <sub>txona</sub> | For the case where PAFIRST=0:<br>t <sub>TXONA</sub> defines the time between falling edge of RXON and rising edge of SW_CTF_P<br>t <sub>TXONA</sub> =44 + TTXONA*8/f <sub>ref</sub> where TTXONA is an integer from 0 to 6.                                      | TTXONA=0<br>TTXONA=63                                        | 44<br>85                |
|                    | For the case where PAFIRST=1:<br>t <sub>TXONA</sub> defines the time between falling edge of RXON and rising edge of SW_CTRL_P<br>t <sub>TXONA</sub> =47 + TTXONA*8/f <sub>ref</sub> where TTXONA is an integer from to 53                                       | TTXONA=0<br>TTXONA=63                                        | 47<br>88                |
| t <sub>TXONB</sub> | For the case where PAFIRST=0:<br>t <sub>TXONB</sub> defines the time between rising edge of SW-CTRL_P and the dege of SW_CTRL_P and<br>rising edge of RF output power<br>t <sub>TXONB</sub> =6+TTXONB *8/f <sub>ref</sub> where TTXONP is a integer from 0 to 31 | TTXONB=0<br>TTXONB=31                                        | 6<br>26                 |
|                    | For the case when PAK ST = :<br>t <sub>TXONB</sub> defines the time between rising edge of RF or put power and rising edge of SW_CTRL_P<br>t <sub>TXONB</sub> =TTXONB*8/f <sub>ref</sub> where Tixon_ an integer from 0 to 31                                    | TTXONB=0<br>TTXONB=31                                        | 0<br>20                 |
| t <sub>TXOFF</sub> | Time between falling edge of RXON site val and falling edge of SW_CTRL_P $t_{TXOFF}$ =3 + TTXOFF*40/f. f where TTXOFF is an interger from 0 to 3                                                                                                                 | TTXOFF=0<br>TTXOFF=1                                         | 3<br>13                 |

#### Channel Scan Timing in Receive Mode

To implement channel scanning the ML2730  $\sim$  pt in RECEIVE mode (XCEN and RXON high) and the PLL is reprogrammed to select a different RF channel. A VCO  $\sim$  filter calibration cycle is initiated periodically after the serial bus writes to the register controlling the PLL. Any serial bus write to the other registers (while XCEN=V<sub>IL</sub>(0)) will trigger a complete calibration cycle. Non-PLL register writes (R0 to 1.1 are only performed when XCEN=V<sub>IL</sub>(0). Otherwise unstable operation will occur.

Signal diagram for chonne scan ing is shown in Figure 3.



#### Figure 3: Control Timing when Channel Scanning



#### Transmit and Receive Data Interfaces

There are two sets of transmit and receive data interfaces for the ML2730:

- Baseband Data: DIN, DOUT, AOUT, RXCLK, FREF, RSSI
- RF Data: RXIN, RXIP, TXO

Please refer to application schematic shown in Figure 4 for recommended component values.

#### Baseband Data: DIN, DOUT, AOUT, RXCLK

The DIN pin is a CMOS logic level serial data input for 2-FSK modulation on the radio channel. This DIN pin drives data bits into the transmit modulator. There is no re-timing of the chips, so the transmitted 2-FSK chips take their timing from this DIN pin.

The DOUT pin is a corresponding CMOS level digital data output. In DS-FSK mode the ML2730 is c signed to operate as a Direct Sequence Spread Spectrum FSK transceiver in the 2.400GHz to 2.485GHz ISM band The crip rate, bit rate, and spreading code are determined in the baseband processor and the FM deviation and transmit litering are determined in the ML2730 transceiver.

Setting the AOUT bit in the serial register turns the AOUT pin into a buffered, single-ended outruit from the data filter. This can be used to drive an off-chip data slicer or an ADC input for a DSP data slicer.

When using the digital output DOUT, FM demodulation, data filtering and center's icing take place in the ML2730 receiver. A clock recovery circuit at the data slicer output extracts the receiver clock R. <sup>°</sup>LK for those application that do not have access to clock recovery circuitry.

The FREF pin is the master reference frequency ( $f_{ref}$ ) input for the transview. It supplies the frequency for the RF channel frequency and the on-chip filter tuning. The FREF pin is a clipped sinc in the with on-chip biasing resistors. It can be driven by an AC-coupled sine-wave or a CMOS<sup>\*</sup> logic source. FREF is used as a collibration frequency and as a timing reference in the control circuits. The reference source must be accurate to 20PP.

The RSSI (Received Signal Strength Indicator) pin sup, lies a voltage that indicates the amplitude of the received RF signal. The RSSI voltage is proportional to the logarithm of the rec. ived power level. it can be connected to the input of an ADC on the baseband IC and is used during channel scan, ng to detect clear channels on which the radio can transmit.

\*For V( $f_{ref}$ )>1.5Vp-p, the level of the reference spurious response ( $f_{TX}\pm f_{ref}$ ) increases in proportion to V( $f_{ref}$ ). V( $f_{ref}$ ) levels that exceed 2.0Vp-p will cause the typical reference spurious be greater than -70dBc.

#### RF Data: RXIN, RXIP, TXO

The RXIN and RXIP receiption of the TXO transmit output are the only RF I/O pins. The RXIN and RXIP pins require a single-ended to differential conversion from a  $50\Omega$  input impedance and a matching network for best input noise figure and the TXO pin also requires matching network for maximum power output into  $50\Omega$  (see Figure 4).





#### Serial Bus Control: EN, DATA, CLK

A 3-wire serial interface is used for programming to ML2730 configuration registers, which control device mode of operation, pin functions, PLL and reference dividers, internul test modes, and filter alignment. Data words are entered beginning with MSB. The 24 bit configuration register word consists of 5 bit address and 16 bit data fields. When the address field has been decoded the destination register is proved on the rising edge of EN. Note: Providing less than 24 bits of data will result in unpredictable behavior when EN goes 1. Th.

Data and clock signals are ignore t when EN is high. When EN is low, data on the DATA pin is clocked into a shift registered by rising edges on the CLK pin. The information is loaded into the addressed latch when EN returns high. This serial interface bus is an industry standard, bus norm nonly found on PLL devices. It can be efficiently programmed by either byte or 24-bit word oriented serial bus to the data latches are implemented in CMOS and use minimal power when the bus is inactive (see Figure 5 and Table 1).





#### Figure 5: Serial Bus Timing Diagram

#### Table 3: Serial Bus Timing Diagram

| Symbol          | Parameter                                       | Min | Max | Units |
|-----------------|-------------------------------------------------|-----|-----|-------|
| Bus Clock (CLK) |                                                 | I   |     |       |
| t <sub>r</sub>  | Clock input rise time (Note 1)                  |     | 15  | ns    |
| t <sub>r</sub>  | Clock input fall time (Ncte 1,                  |     | 15  | ns    |
| t <sub>ck</sub> | Clock period                                    | 50  |     | ns    |
| Enable (EN)     | . 0.                                            | I   |     |       |
| t <sub>ew</sub> | Minimu າ puາຍ wi .th                            | 200 |     | ns    |
| t <sub>i</sub>  | Delay from it is the ing edge to rise of EN     | 15  |     | ns    |
| t <sub>se</sub> | Enable set up the e to ignore next rising clock | 15  |     | ns    |
| Bus Data (DATA) |                                                 | I   |     |       |
| t <sub>s</sub>  | Pata to clock set up time                       | 15  |     | ns    |
| t <sub>n</sub>  | Data to clock hold time                         | 15  |     | ns    |

Note 1: Serial I/O clock maximum rise and all times are based on the minimum clock period. Longer rise and fall times can be accommodated for slower clocks provided the rise and the rise remain less than 20% of the clock period and all set up and hold time minimums are met with respect to the CMOS switching points ( $V_{IL}$  -IAX and  $V_{IH}$  MIN). The serial I/O clock rise and fall times are limited to an absolute maximum of 100 ns.

DS140313





#### Serial Frequency Word and Configuration Registers

#### Table 4: Serial Word Format (Frequency or Configuration)

|    |       | Bit                                      |         |                        |  |  |  |
|----|-------|------------------------------------------|---------|------------------------|--|--|--|
| 23 | 22    | 21                                       | 20:16   | 15:0                   |  |  |  |
| 0  |       | PLL Frequency Word                       |         |                        |  |  |  |
| 1  | RESET | Wen (Must be set to 1 to write register) | ADDRESS | CDATA<br>(see Table 5) |  |  |  |

#### Table 5: Configuration Register Map showing ROM Default Values

| Register  |             |       |             |     |               |        |      | E    | Bit    |        |         |                |              |            |      |             |
|-----------|-------------|-------|-------------|-----|---------------|--------|------|------|--------|--------|---------|----------------|--------------|------------|------|-------------|
| (default) | 15          | 14    | 13          | 12  | 11            | 10     | 9    | 8    | 7      | 6      | 5       | 4              | 5            | 2          | 1    | 0           |
| RO        | UWD-<br>POL |       | TCMOD       |     | PLLU-<br>LACT |        | Rate |      |        |        |         | e. 3           | rved         | r          |      |             |
| (0x010E)  | 0           | 0     | 0           | 0   | 1             | 0      | 1    | 0    | 0      | 1      |         | 1              | 1            | 1          | 1    | 0           |
| R1        |             | CDI   | RDLY        |     | RXIAD         | JMIX1  |      | RESE | RVED   |        | TXFIEI- | TXFILT-<br>POL | RSSI-<br>DLY | UW1ER<br>R | RESI | ERVED       |
| (0x8880)  | 1           | 1     | 0           | 0   | 1             | 1      | 1    | 1    | 0      | 2      | 0       | 1              | 1            | 0          | 0    | 0           |
| R2        | Rese        | erved | RAOUT<br>EN |     |               | TTXONE | 3    |      | CL REN | PA2CTL |         |                | TTX          | ONA        |      |             |
| (0x4080)  | 0           | 1     | 0           | 0   | 0             | 0      | 0    | U    |        | 1      | 0       | 0              | 0            | 0          | 0    | 0           |
| R3        |             |       |             | Res | erved         |        |      | 25   |        | DIVBAS | EOFFS   |                | PA<br>FIRST  | TTX        | OFF  | NOIVCO<br>C |
| (0x8886)  | 1           | 0     | 0           | 0   | 1             |        | L L  | 0    | 1      | 0      | 0       | 0              | 0            | 1          | 0    | 0           |
| R4        |             | •     |             | MD  | CALV          |        |      |      |        |        |         | Rese           | rved         |            |      |             |
| (0xC008)  | 0           | 1     | 0           | 1   | 0             | 0      | 1    | 1    | 0      | 0      | 0       | 0              | 0            | 0          | 1    | 1           |

#### Serial Word Definitions

There are two types of serial words sed specified by the state of Bit 23. Bit 23=0 sets the serial word type to "frequency" and Bit 23=1 specifies the serial transact. In type as a "configuration word".

| Bit   | Definition                                                                                      |
|-------|-------------------------------------------------------------------------------------------------|
| 23    | Spec Ties whether this serial transaction is type PLL frequency or type configuration register. |
| 22:0  | Data                                                                                            |
|       |                                                                                                 |
| Value | Definition                                                                                      |
| -     |                                                                                                 |

| Value | Definition                                 |
|-------|--------------------------------------------|
| 0     | PLL frequency specification word.          |
| 1     | Configuration register specification word. |



#### **PLL Frequency Word**

The PLL Frequency Word may be sent during standby (XCEN=0) or operation (XCEN=1).

| Bit   | Value | Definition                                       |
|-------|-------|--------------------------------------------------|
| 23    | 0     | Specifies PLL frequency word.                    |
| 22:20 | IPART | Integer part of the PLL programming variable.    |
| 19:0  | FPART | Fractional part of the PLL programming variable. |

The frequency of the channel controlled by the configuration PLL Frequency Word, defined above, and the input reference frequency. The expression for the channel frequency is:

$$f_{ch} = \frac{3}{2} \cdot f_{ref} \left[ H + I + \frac{N}{2^{20}} \right] MHz$$

where:

N=FPART (the fractional part of the DSM programming value),

I=IPART (the interger part of the DSM programming value),

H=DIVBASEOFFS + 122 for  $f_{ref}=12.288$  MHz (RATE=2, 3, or 4),

DIVBASEOFFS + 107 for f<sub>ref</sub>=13.824 MHz (RATE=0 or 1),

DIVBASEOFF = a variable defined in Register 3 (default - 8),

RATE = a variable defined in Register 0 (default=0)

f<sub>ref</sub>=12.288MHz or 13.82MHz

#### **Configuration Register Serial Word**

The configuration registers are written only duing standby mode (XCEN=0). These data registers are volatile and will erase when VCC is removed. The former is shown to write the standard stand

| Bit   | Value   | Definition                                    |
|-------|---------|-----------------------------------------------|
| 23    | 1       | This is a configuration register transaction. |
| 22    | . ESET  |                                               |
| 21    | 1       | Must be set to write to register.             |
| 20:16 | ADDRESS | Register address (value=0, 1, 2, 3, or 4).    |
| 15:0  | CDATA   | Configuration Register data.                  |

| Value | Definition                                                          |
|-------|---------------------------------------------------------------------|
| 0     | Normal operation.                                                   |
| 1     | Perform reset operation. Must be asserted on first serial transfer. |

All registers (R0, R1, R2, R3, and R4) will be loaded with default values and need to be initialized by the system baseband hardware for the data rate used. See Table 6 following this section.





#### Register 0

Register 0 is a special register because some of the hardware is controlled directly from this register. Since those specific bits are connected physically to active hardware, they must always be written first after power on. If register 0 is not initialized first by the baseband hardware the ML2730 will not operate correctly.

| Bit   | Variable | Default | Definition                                                                                                                |
|-------|----------|---------|---------------------------------------------------------------------------------------------------------------------------|
| 15    | UWDPOL   | 0       | 1: Invert the default DECT Unique Word (UWD) pattern.<br>0: Use the default DECT Unique Word (UWD) pattern.               |
| 14:12 | TCMOD    | 0       | Selects one of eight possible data slicer time constant combinations                                                      |
| 11    | PLLULACT | 1       | 1: Invert the default DECT Unique Word (UWD) pattern.<br>0: Use the default DECT Unique Word (UWD) pattern.               |
| 10:8  | RATE     | 2       | Selects one of eight possible bit rate combin. ions. Lected bit rates are dependent on external crystal aquincy supplied. |
| 7     | RESERVED | 0       | RES_RVE                                                                                                                   |
| 6     | RESERVED | 1       | RESERVED                                                                                                                  |
| 5:4   | RESERVED | 3       | F SFT TD                                                                                                                  |
| 3:0   | RESERVED | OxE     | PESER' ÉD                                                                                                                 |

#### 10:8 - RATE

| Value      | Definition                |
|------------|---------------------------|
| 0          | 576 kbps (at 1? 824 VHz)  |
| 1          | 1,152kbps ( 1 1, 82, Hz)  |
| 2          | 1,536 kh , s (, 1238 MHz) |
| 3          | 1, . 55k (at .2.288 MHz)  |
| 4          | 2.048 hps (at 12.288 MHz) |
| 5          | Not defined.              |
| 6          | Not defined.              |
| 7          | Not defined.              |
| - PLLULACT | <u> </u>                  |

#### 11 - PLLULACT

| Value | Definition                                        |
|-------|---------------------------------------------------|
| 0     | PA will always turn on.                           |
| 1     | If the PLL does not lock the PA does not turn on. |

### 14:12 - TCMOD

| Value | Definition                                           |
|-------|------------------------------------------------------|
| 0     | Forces 300 µS                                        |
| 1     | Forces 6 µS                                          |
| 2     | Forces 3 µS                                          |
| 3     | Forces 2µS                                           |
| 4     | External selection between $300 \mu S$ and $6 \mu S$ |
| 5     | External selection between $300 \mu S$ and $3 \mu S$ |
| 6     | Use Unique Word Detect mode and force 6µS            |
| 7     | Use Unique Word Detect mode and forces 3µS           |



#### Register 1

| Bit   | Variable   | Default | Definition                                                                                                                                                                                                                                                                                               |
|-------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12 | CDRDLY     | OxC     | Recovered Data Clock Delay (RDC <sub>delay</sub> ) is the delay between the rising<br>edge of RX data and the rising edge of the recovered RX data clock.<br>The CDRDLY variable sets this delay as follow:<br>RDC <sub>delay</sub> =CDRDLY/(2xf <sub>ref</sub> ) [default RDC <sub>delay</sub> =325 ms] |
| 11:10 | RXIADJMIX1 | 3       | Current adjustment for RFRF 1st mixer.                                                                                                                                                                                                                                                                   |
| 9:8   | RESERVED   | 3       | RESERVED                                                                                                                                                                                                                                                                                                 |
| 7:6   | RESERVED   | 0       | RESERVED                                                                                                                                                                                                                                                                                                 |
| 5     | TXFILTEDGE | 0       | 1: clock TX data on the falling edge of the reference clock.<br>0: clock TX data on the rising edge of and efference clock.                                                                                                                                                                              |
| 4     | TXFILTPOL  | 1       | 1: Invert the data before <sup>-3</sup> Iterin <sub>e</sub> .<br>0: no data invergion opin d.                                                                                                                                                                                                            |
| 3     | RSSIDLY    | 1       | 1: RSSI output is masked unti the P L is finished tuning.<br>0: RSSI will function during the L turing change time.                                                                                                                                                                                      |
| 2     | UW1ERR     | 0       | 1: one error is allowed for * DLCT unique word detection.<br>0: zero errors are allowed for t <sup>1</sup> e DECT unique word detection.                                                                                                                                                                 |
| 1:0   | RESERVED   | 0       | RESERVED                                                                                                                                                                                                                                                                                                 |

#### Reserved 11:10 - RXIADJMIX1

× FO

| Value | Definiti n                                           |
|-------|------------------------------------------------------|
| 0     | Bias current settin <sub>k</sub> = , > ninal - 16.6% |
| 1     | Bias current set g=Nominal                           |
| 2     | Bias current stting=Nominal +16.6%                   |
| 3     | Bias cu. 'en                                         |





#### Register 2

| Bit   | Variable | Default | Definition                                                                                    |  |  |
|-------|----------|---------|-----------------------------------------------------------------------------------------------|--|--|
| 15:14 | RESERVED | 1       | RESERVED                                                                                      |  |  |
| 13    | AOUTEN   | 0       | 1: use the analog output<br>0: use the digital output                                         |  |  |
| 12:8  | TTXONB   | 0       | PA on to T/R switch delay (see Table 2)                                                       |  |  |
| 7     | CDREN    | 1       | When set, enable CDR. When clear, CDR is not used.                                            |  |  |
| 6     | PA2CTL   | 1       | If low, will not allow PA2 to power up. Otherwise, PA2 is powered and off in tandem with PA1. |  |  |
| 5:0   | TTXONA   | 0       | RX to TX delay time (see Table 2)                                                             |  |  |

#### Register 3

| Bit        | Variable    | Default | Defin. io.                                                                                                                    |  |  |
|------------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15:12      | RESERVED    | 8       | P_SERVEL                                                                                                                      |  |  |
| 11:8       | RESERVED    | 8       | RESERV_D                                                                                                                      |  |  |
| 7:4        | DIVBASEOFFS | 8       | Offset to intiger portion of PLL programming.                                                                                 |  |  |
| 3          | PAFIRST     | 0       | 1: the PA trans on the external switch controls change<br>0: the external switch controls change before the PA is turned      |  |  |
| 2:1        | TXOFF       | 2       | Pr off to i/R switch delay (see Table 2).                                                                                     |  |  |
| 0          | NOIVCOC     | 0       | 1: no in, remental vCO calibration, only incremental IF calibration.<br>0: , erform both VCO and IF incremental calibrations. |  |  |
| Register 4 | · · · · · · |         | 0                                                                                                                             |  |  |

#### Register 4

| Bit  | Variable | Power-on<br>Default                                                 | have Variable                        | Definition                                                                                                                                                                                                                                                                                                       |
|------|----------|---------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | MDCALV   | 0x38<br>445<br>0x *D<br>*6c<br>0 50<br>0x00<br>0x00<br>0x00<br>0x00 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Frequency Modulation Deviation value. Small<br>adjustments to MDCALV will tune the modulation<br>spectrum.<br>Note: At power-on, the MDCALV default value corre<br>sponding to the RATE variable of Register 0 is writ-<br>ten to this register.<br>Factory optimized values for MDCALV are shown in<br>Table 6. |
| 7:0  | RESE 'ED | 2                                                                   |                                      | RESERVED                                                                                                                                                                                                                                                                                                         |



### Recommended Configuration Register Values

### Table 6: Recommended register values for each data rate

| Rate                      |    | 576  | 1152 | 1536 | 1755 | 2048 |
|---------------------------|----|------|------|------|------|------|
| BT                        |    | 0.9  | 0.5  | 0.9  | 0.8  | 0.7  |
| Frequency Deviation (kHz) |    | 200  | 400  | 512  | 596  | 680  |
| Register                  | RO | 087E | 097E | 0A7E | 0B7E | 0C7E |
|                           | R1 | 0F18 | FF18 | CF18 | BF18 | 9F18 |
|                           | R2 | 40C0 | 40C0 | 40C0 | 40C0 | 40C0 |
|                           | R3 | 8884 | 8884 | 8884 | 8884 | 8884 |
|                           | R4 | 6D02 | 4102 | 5302 | 6002 | 4F02 |
|                           | R5 | C008 | C008 | C008 | C008 | C008 |

Please consult with an RFMD application engineer for updates to these values or if you have ppecial configuration requirements. The recommended register settings in Table 6 initialize the ML2730 as follows:

- DOUT enabled (AOUT disabled)
- Force 300 µs data slicer time constant
- CDR enabled
- RSSI muting while PLL is not locked
- 3.30V PA regulator
- Minimum RX to TX delay
- Minimum PA on to T/R switch delay
- Minimum PA off to T/R switch delay





#### **Physical Dimensions**



#### Figure 19: 40-Pin QFN Package Dimensions

### Ord in formation

| Part Number  | Temp R. ige       | Package        | Pack (Qty)           |
|--------------|-------------------|----------------|----------------------|
| ML2730DM-T   | -2 / °C to +80 °C | 40 QFN 6mmx6mm | Tape and Reel (2500) |
| ML2730DM-SR  | -2 °C to +80 °C   | 40 QFN 6mmx6mm | Short Reel (100)     |
| ML2730DM-SQ  | -2 )°C to +80°C   | 40 QFN 6mmx6mm | Antistatic Bag (25)  |
| ML2730SK-03  | °C to +80°C د -2  |                |                      |
| ML2730RDK-03 | -20°C to +80°C    |                |                      |