**NSTRUMENTATION AMPLIFIERS** # **AMP-05** FAST-SETTLING JEET INSTRUMENTATION AMPLIFIER # Precision Monolithics Inc. # **FEATURES** | • | Settling-Time to 12-Bit Accuracy, $G \le 2000 \dots 15\mu s$ Max | |---|------------------------------------------------------------------| | • | Overload Recovery Time, $G = 1000 \dots 15\mu s$ | | • | 14-Bit Gain Linearity at G ≤ 1000 | | • | On-Board Dual Guard Drivers | | • | On-Board 100μA Precision Current Source | | • | Low Bias Current 50pA Max @ 25°C | | | | | • | Temperature Stable CMR | | | 105dB Min Over -55°C to +125°C | High Slew-Rate with 500pF Load ......5V/μs Min Input Overload Protected to ±30V Differential Available in Die Form # **ORDERING INFORMATION**† | CERDIP<br>18-PIN | OPERATING<br>TEMPERATURE | |------------------|--------------------------| | PACKAGE | RANGE | | AMP05AX* | MIL | | AMP05BX* | MIL | | AMP05EX | IND | | AMP05FX | IND | - For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. - Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. For ordering information, see 1990/91 Data Book, Section 2. ### PIN CONNECTIONS ## **GENERAL DESCRIPTION** The AMP-05 is a fast JFET instrumentation amplifier designed for high-speed analog signal-processing and analog-multiplexed data acquisition systems. Settling-time to 12-bits is $15\mu s$ maximum, with better than 14-bit linearity at all gains up to 1000. Two functions are added to the instrumentation amplifier that reduce external component count in many applications. Onboard dual guard drivers maintain good settling-time and common-mode rejection performance when shielded cable connects the input signal to the AMP-05. A precision $100\mu A$ current source is also provided for transducer excitation, powering a low-current voltage reference, and other functions. # SIMPLIFIED SCHEMATIC The AMP-05 employs a current-feedback technique which provides a high and stable common-mode rejection, 105dB minimum over the military temperature range. JFET inputs reduce bias current to 50pA maximum at 25°C and only 20nA maximum at 125°C; low bias current reduces errors due to signal-source resistance. Internal input protection allows a 30V differential overload at all gain settings. The AMP-05 recovers rapidly when an input overload is removed. Recovery time is typically 15 $\mu$ s following a 1000:1 overload, voltage gain set to 1000. AMP-05 voltage gain is set by the ratio of two external resistors over the range 0.1 to 2000 and a low gain temperature-coefficient of 20ppm/°C maximum is achievable in the range 1 to 1000. The AMP-05's outputs can all drive large capacitive loads without oscillation. The amplifier output is guaranteed stable with loads up to 2,000pF and the guard drivers can tolerate up to 10,000pF without oscillation. Sense and reference pins complete the output feedback-loop and provide an output ground reference, respectively. The reference pin may be used for zeroing system offsets, where auto-zero hardware is employed. Resistance in series with the reference terminal does not degrade common-mode rejection on PMI's AMP-05, which is a significant problem with instrumentation amplifiers employing the three op-amp configuration. For applications requiring very low input offset voltage and low offset drift, or higher output drive capability, refer to the AMP-01 data sheet. # **ABSOLUTE MAXIMUM RATINGS (Note 1)** | Supply Voltage | *************************************** | ,<br> | ±18V | |--------------------------------------------------|-----------------------------------------|-----------------|-------------| | Common-Mode Input V | oltage | Supp | olv Voltage | | Differential Input Voltage (Inputs must not exce | je | ••••• | ±30V | | Output Short-Circuit Du | | | Indefinite | | Storage Temperature F | | | | | Operating Temperature | | | | | AMP-05A, B | | –55°C | to +125°C | | AMP-05E, F | | | | | Lead Temperature (Sol | dering, 60 sec) | ••••• | 300°C | | Junction Temperature | (T <sub>I</sub> ) | –65°C | to +150°C | | PACKAGE TYPE | ⊖ <sub>jA</sub> (Note 2) | e <sub>jc</sub> | UNITS | | 18-Pin Hermetic DIP (X) | 74 | 7 | 9044 | #### NOTES: - Absolute ratings apply to both DICE and packaged parts, unless otherwise noted. - O<sub>A</sub> is specified for worst case mounting conditions, i.e., O<sub>A</sub> is specified for device in socket for CerOIP package. **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $R_S = 5k\Omega$ , $R_L = 2k\Omega$ , $T_A = 25^{\circ}C$ , unless otherwise noted. | | | ABOL CONDITIONS | | AMP-05A/E | | | AMP-05B/F | | | |---------------------------------|------------------|--------------------------------------------|-------|-----------|------------------|-------|-----------|------|--------| | PARAMETER | SYMBOL | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | GAIN | | | | | | | | | | | Gain Range | G <sub>R</sub> | | 0.1 | | 2000 | 0.1 | _ | 2000 | | | Gain Equation<br>Accuracy | | $G = 20 \times R_S/R_G$<br>G = 1 to 1000 | | 0.25 | 0.5 | | 0.4 | 1.0 | % | | | | G = 1 | _ | 0.001 | _ | _ | 0.001 | _ | | | | | G = 10 | _ | 0.002 | _ | _ | 0.002 | _ | % | | | | G = 100 | _ | 0.007 | _ | _ | 0.007 | _ | 70 | | Gain Nonlinearity | G <sub>NL</sub> | G = 1000 | | 0.020 | _ | _ | 0.020 | | | | | | $R_L = 10k\Omega$ | | | | | | | | | | | G = 100 | _ | 0.004 | _ | _ | 0.004 | _ | % | | | | G = 1000 | - | 0.004 | . <del>.</del> . | | 0.004 | | | | Cain Tamananatura | | G = 1 to 100 | _ | 1.7 | 10 | _ | 1.7 | 10 | | | Gain Temperature<br>Coefficient | $G_{TC}$ | G = 1000 | _ | 8 | 20 | _ | 8 | 20 | ppm/°C | | Coefficient | | (Notes 1, 2) | | | | | | | | | OUTPUT RATING | | | | | | | | | | | Output Voltage | | $R_1 = 1k\Omega$ | ±11 | ±12 | _ | ±11 | ±12 | _ | | | Swing | V <sub>OUT</sub> | Over Temperature | ±10.5 | ±12 | _ | ±10.5 | ±12 | _ | V | | Short Circuit<br>Current | I <sub>sc</sub> | Output<br>Shorted to Ground | ±20 | ±35 | _ | ±20 | ±35 | - | mA | | Capacitive Load<br>Stability | | Full Gain Range<br>No Oscillations | 2 | 10 | _ | 2 | 10 | _ | nF | #### NOTES: - 1. Gain tempco does not include the effects of gain and scale resistor tempco match. - Guaranteed but not 100% production tested. $\textbf{ELECTRICAL CHARACTERISTICS} \text{ at } V_S = \pm 15 \text{V}, \ R_S = 5 \text{k}\Omega, \ R_L = 2 \text{k}\Omega, \ T_A = 25^{\circ}\text{C}, \ \text{unless otherwise noted.} \ (\text{Continued})$ | | | AMP-05A/E | | / <b>E</b> | <i>p</i> | MP-05B | /F | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------|------|------------|----------|--------|-------|-----|------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT | | | | | | | | | | | | | T <sub>A</sub> ≤ 25°C | | 20 | 50 | _ | 30 | 100 | pA | | nput Bias | I <sub>B</sub> | T <sub>A</sub> = 85°C · E/F Grades: | _ | 0.5 | 4 | _ | 1 | 8 | n.A | | Current | В | T <sub>A</sub> = 125°C · A/B Grades: | - | 7 | 20 | | 12 | 30 | n <i>A</i> | | | | T <sub>A</sub> ≤ 25°C | | 5 | 25 | _ | 10 | 50 | p.4 | | | los | T <sub>A</sub> = 85°C · E/F Grades | | 0.05 | 0.5 | _ | 0.1 | 1 | n.A | | Current | .03 | T <sub>A</sub> = 125°C A/B Grades | _ | 1 | 5 | _ | 2 | 10 | n.A | | Input Resistance | R <sub>IN</sub> | | _ | 1012 | _ | _ | 1012 | _ | 1. | | Input Capacitance | C <sub>IN</sub> | | _ | 8 | | _ | 8 | _ | pl | | | | T <sub>A</sub> = 25°C | ±11 | ± 11.5 | | ±11 | ±11.5 | | | | | IVR | Over Temperature | ±10 | ±11 | _ | ±10 | ±11 | _ | ' | | Mange | | | _ 10 | | | | | | | | | | $V_{CM} = \pm 11V$ | 110 | 116 | | 100 | 110 | | | | | | G = 1000 | 110 | 115 | | | 110 | _ | dE | | | | G = 100 | 105 | 115 | _ | 95 | | _ | a. | | | | G = 10 | 100 | 110 | | 90 | 100 | | | | | CMR | G = 1 | 90 | 98 | | 80 | 90 | | | | Rejection | | $V_{CM} = \pm 10V$ , Over Temperature | | | | | | | | | | | G = 1000 | 105 | 110 | | 95 | 105 | _ | | | | | G = 100 | 100 | 110 | _ | 90 | 105 | _ | dl | | | | G = 10 | 95 | 105 | _ | 85 | 95 | _ | | | | | G = 1 | 85 | 95 | _ | 75 | 85 | | | | OFFSET VOLTAGE | | | | | | | | | | | | | V <sub>CM</sub> = 0V | | | | | | | | | Input Offset<br>Voltage<br>Input Offset | V <sub>IOS</sub> | T <sub>A</sub> = 25°C | _ | 0.3 | 1.0 | - | 0.5 | 2.0 | m' | | | | Over Temperature | _ | 0.8 | 2.0 | _ | 1.0 | 4.0 | | | Input Offset<br>Voltage Drift | TCV <sub>IOS</sub> | | _ | 5 | 10 | _ | 7 | 20 | μV/°( | | Voltage Drift Output Offset | | T <sub>A</sub> = 25°C | _ | 3 | 15 | _ | 5 | 25 | | | Voltage | Voos | Over Temperature | | 9 | 25 | _ | 11 | 40 | m, | | Output Offset<br>Voltage Drift | TCV <sub>oos</sub> | | _ | 50 | 100 | - | 70 | 150 | μV/°( | | | | G = 1000 | 115 | 120 | _ | 110 | 115 | | | | | | G = 100 | 110 | 118 | | 105 | 110 | _ | | | | | G = 10 | 95 | 105 | _ | 90 | 100 | _ | d | | Current Input Offset Current Input Resistance Input Capacitance Input Voltage Range Common-Mode Rejection OFFSET VOLTAGE Input Offset Voltage Input Offset Voltage Drift Output Offset Voltage Output Offset | | G = 1 | 75 | 85 | _ | 70 | 80 | _ | | | | +PSR | Over Temperature | , | | | | | | | | | | G = 1000 | 110 | 116 | _ | 105 | 110 | _ | | | V+ = +5V to +15V | | G = 100 | 105 | 114 | _ | 100 | 105 | _ | d | | | | G = 10 | 90 | 102 | _ | 85 | 98 | _ | | | | | G = 1 | 75 | 84 | _ | 70 | 80 | _ | | | | | G = 1000 | 110 | 118 | _ | 105 | 110 | _ | | | | | G = 100 | 95 | 104 | _ | 90 | 98 | _ | | | | | G = 10 | 75 | 84 | _ | 70 | 80 | _ | dl | | Offset Referred to | | G = 1 | 55 | 64 | _ | 50 | 60 | _ | | | | nen | | | | | | | | | | | -PSR | Over Temperature | | | | 400 | 405 | | | | V- = -5V to -15V | | G = 1000 | 105 | 113 | - | 100 | 105 | _ | | | | | G = 100' | 95 | 104 | _ | 90 | 95 | | d | | | | G = 10 | 75 | 84 | _ | 70 | 80 | | | | | | G = 1 | 55 | 64 | | 50 | 60 | | | # **ELECTRICAL CHARACTERISTICS** at $V_S=\pm 15V,\,R_S=5k\Omega,\,R_L=2k\Omega,\,T_A=25^{\circ}C,$ unless otherwise noted. (Continued) | | | | AMP-05A/E | | | AMP-05B/F | | | | |-------------------------------------|-------------------|---------------------------------------------------------------------------|-------------|-----------------|---------------|-------------|-----------------|---------------|-------------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | ТҮР | MAX | UNITS | | Input Offset Voltage<br>Trim Range | | $V_S = \pm 4.5 V \text{ to } \pm 18 V$ | ±2.5 | ±5 | _ | ±2.5 | ±5 | _ | mV | | Output Offset Voltage<br>Trim Range | | $V_{S} = \pm 4.5V \text{ to } \pm 18V$ | ±25 | ±40 | _ | ±25 | ±40 | _ | mV | | SENSE INPUT | | | | | | | | | | | Input Resistance | R <sub>IN</sub> | | 40 | 50 | 60 | 40 | 50 | 60 | kΩ | | Input Current | I <sub>IN</sub> | Referenced to V- | _ | 280 | _ | _ | 280 | | μА | | REFERENCE INPUT | | | | | | | | | | | Input Resistance | R <sub>IN</sub> | | 40 | 50 | 60 | 40 | 50 | 60 | kΩ | | Input Current | IIN | Referenced to V- | | 280 | _ | _ | 280 | | μА | | Voltage Range | | | -10.5 | _ | +20 | -10.5 | _ | +20 | V | | Gain to Output | | | _ | 1 | _ | | 1 | _ | V/V | | NOISE | | | | | | | | | · <del>-</del> | | Voltage Density<br>RTI | e <sub>n</sub> | $f_{O} = 1kHz$ $G \ge 100$ $G = 10$ $G = 1$ | _<br>_<br>_ | 16<br>38<br>350 | -<br>-<br>- | -<br>-<br>- | 16<br>38<br>350 | _<br>_<br>_ | nV/√Hz | | Noise Current<br>Density | i <sub>n</sub> | f <sub>O</sub> = 1kHz | _ | 10 | _ | _ | 10 | _ | fA/√Hz | | Input Noise<br>Voltage | e <sub>np-p</sub> | Measured at G = 1000,<br>0.1Hz to 10Hz Bandwidth | _ | 4 | _ | _ | 4 | _ | μV <sub>p-p</sub> | | Output Noise<br>Voltage | e <sub>np-p</sub> | Measured at G = 0,<br>0.1Hz to 10Hz Bandwidth | _ | 7 | _ | _ | 7 | _ | μV <sub>p-p</sub> | | Input Noise<br>Current | i <sub>np-p</sub> | 0.1Hz to 10Hz Bandwidth | _ | 0.12 | _ | _ | 0.12 | <del>-</del> | pA <sub>p-p</sub> | | DYNAMIC RESPONSE | | | | | | | | | | | Small Signal<br>Bandwidth3dB | BW | G = 1<br>G ≥ 10 | | 3<br>120 | _ | | 3<br>120 | _ | MHz<br>kHz | | Slew Rate | SR | $C_L = 500 pF$<br>$G \ge 10$<br>Over Temperature | 5<br>3.5 | 7.5<br>5.5 | _ | 5<br>3.5 | 7.5<br>5.5 | _ | V/μs | | Settling Time | t <sub>S</sub> | $1 \le G \le 2000$<br>-10V to +10V Step<br>Note 1:<br>to 0.1%<br>to 0.05% | _<br>_<br>_ | 5<br>7<br>10 | 7<br>10<br>15 | <br><br> | 5<br>7<br>10 | 7<br>10<br>15 | μς | | Overload Recovery<br>Time | t <sub>rec</sub> | G = 1000<br>V <sub>IN</sub> = 10V to 10mV | _ | 15 | _ | _ | 15 | _ | μS | # NOTE: 1. Guaranteed but not 100% production tested. $\textbf{ELECTRICAL CHARACTERISTICS} \text{ at } V_S = \pm 15 \text{V}, \ R_S = 5 \text{k}\Omega, \ R_L = 2 \text{k}\Omega, \ T_A = 25 ^{\circ}\text{C}, \ \text{unless otherwise noted.} \ (\text{Continued})$ | | | | A | AMP-05A/E | | | AMP-05B/F | | | |------------------------------|----------------------------|------------------------------------------------|------------------|-----------|--------------|------|-----------|------|--------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | GUARD DRIVERS | | | | | | | | | | | Output Voltage | v <sub>o</sub> | Volts above respective input over temperature. | 0.5 | 1.2 | 2.0 | 0.5 | 1.2 | 2.0 | ٧ | | Peak Output Current | | | 8 | 15 | _ | 8 | 15 | _ | mA | | Slew Rate | SR | C <sub>L</sub> = 1000pF | | 16 | _ | _ | 16 | _ | V/µs | | Capacitive Load<br>Stability | | No Oscillations<br>(Note 1) | 10 | 100 | _ | 10 | 100 | _ | nF | | CURRENT SOURCE | | | | | | | | | | | Current Output | l <sub>OUT</sub> | Over Full<br>Compliance Range | 90 | 100 | 120 | 90 | 100 | 120 | μΑ | | Output Compliance<br>Range | | V <sub>OC</sub> Volts Below V+ | 4 | _ | 30 | 4 | _ | 30 | v | | Output Impedance | R <sub>OUT</sub> | Over Full Compliance<br>Range (Note 1) | 1 | 3 | <del>-</del> | 1 | 3 | - | Gn | | Temperature<br>Coefficient | | | _ | 100 | _ | _ | 100 | _ | ppm/°C | | Power Supply<br>Rejection | | | _ | 150 | _ | _ | 150 | | nA/V | | POWER SUPPLY -25°C | C ≤ T <sub>A</sub> ≤ +85°C | for E/F Grades, -55°C ≤ T <sub>A</sub> ≤ +125 | 5°C for A/B Grad | les | | | | | | | Supply Voltage<br>Range | V <sub>S</sub> | | ±4.5 | _ | ± 18 | ±4.5 | - | ±18 | v | | Quiescent Current | la | | _ | 7.0 | 9.0 | _ | 7.5 | 10.0 | mA | #### NOTE: <sup>1.</sup> Guaranteed but not 100% production tested. # **DICE CHARACTERISTICS** DIE SIZE 0.127 $\times$ 0.176 inch, 22,352 sq. mils (3.23 $\times$ 4.47mm, 14.42 sq. mm) - 1a. R<sub>GAIN</sub> SENSE1b. R<sub>GAIN</sub> FORCE - . -INPUT - 3. -GUARD DRIVE - V<sub>OOS</sub> NULL V<sub>OOS</sub> NULL R<sub>SCALE</sub> - 7. R<sub>SCALE</sub> 8. REFERENCE - 8. REFERENCE 9. SENSE - 10. OUTPUT - 11. V-12. V+ - 13. CURRENT SOURCE - 14. V<sub>ios</sub> NULL - 15. V<sub>IOS</sub> NULL - 16. +GUARD DRIVE - 17. +INPUT 18a. R<sub>GAIN</sub> SENSE - 18b. R<sub>GAIN</sub> FORCE For additional DICE ordering information, refer to 1990/91 Data Book, Section 2. # **WAFER TEST LIMITS** at $V_S=\pm 15V$ , $R_S=5k\Omega$ , $R_L=2k\Omega$ , $T_A=25^{\circ}C$ , unless otherwise noted. | | | | AMP-05GBC | | |--------------------------|------------------|-------------------------|-----------|--------| | PARAMETER | SYMBOL | CONDITIONS | LIMIT | UNITS | | Input Offset Voltage | V <sub>IOS</sub> | V <sub>CM</sub> = 0 | 2.0 | mV MAX | | Output Offset Voltage | V <sub>oos</sub> | | 25 | mV MAX | | | | V+ = +5V to +15V | | | | Offset Referred to Input | | G = 1000 | 110 | | | | PSR | G = 100 | 105 | dB MIN | | vs. Positive Supply | | G = 10 | 90 | | | | | G = 1 | 70 | | | | | V- = -5V to -15V | | | | Offset Referred to Input | | G = 1000 | 105 | | | vs. Negative Supply | PSR | G = 100 | 90 | dB MIN | | vs. Negative Supply | | G = 10 | 70 | | | | | G = 1 | 50 | | | Input Bias Current | l <sub>B</sub> | | 100 | pA MAX | | Input Offset Current | Ios | | 50 | pA MAX | | Input Voltage Range | IVR | Guaranteed by CMR Tests | ±11 | V MIN | | | | V <sub>CM</sub> = ±11V | | | | Common-Mode | | G = 1000 | 100 | | | Rejection | CMR | G = 100 | 95 | dB MIN | | nejection | | G = 10 | 90 | | | | | G = 1 | 80 | | | Gain Equation | | $G = 20 \times R_S/R_G$ | 10 | % MAX | | Accuracy | | G = 1 to 100 | 1.0 | % MAX | | Output Voltage Swing | V <sub>OUT</sub> | $R_L = 1k\Omega$ | ±11 | V MIN | | Output-Current Limit | | Output-to-Ground Short | ±20 | mA MIN | | Current Source | 1 | | 90 | μA MIN | | Current Source | Гоит | | 120 | дА МАХ | | Quiescent Current | ΙQ | | ± 10.0 | mA MAX | # NOTE: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. TYPICAL ELECTRICAL CHARACTERISTICS at $V_S=\pm 15V,~R_S=5k\Omega,~R_L=2k\Omega,~T_A=25^{\circ}C,~unless~otherwise~noted.$ | - | | | AMP-05GBC | | |--------------------------------|--------------------|------------------------------------------------|-----------|-------------------| | PARAMETER | SYMBOL | CONDITIONS | TYPICAL | UNITS | | Input Offset<br>Voltage Drift | TCV <sub>IOS</sub> | | 7 | μV/°C | | Output Offset<br>Voltage Drift | TCV <sub>oos</sub> | R <sub>G</sub> = ∞ | 70 | μV/°C | | Nonlinearity | | G = 1000<br>$R_L = 10k\Omega$ | 0.004 | % | | Voltage Noise Density | e <sub>n</sub> | $G = 1000$ $f_O = 1 \text{kHz}$ | 16 | nV/√Hz | | Current Noise Density | in | $G = 1000$ $f_O = 1kHz$ | 10 | fA/√ Hz | | Voltage Noise | e <sub>np-p</sub> | G = 1000<br>0.1Hz to 10Hz | 4 | μV <sub>p-p</sub> | | Current Noise | i <sub>np-p</sub> | G = 1000<br>0.1Hz to 10Hz | 0.12 | pA <sub>p-p</sub> | | Small-Signal Bandwidth (-3dB) | BW | G = 1000 | 120 | kHz | | Slew Rate | SR | G = 10 | 7.5 | V/µs | | Settling Time | t <sub>S</sub> | To 0.025%<br>-10V to +10V Step<br>1 ≤ G ≤ 2000 | 10 | μs | | Overload Recovery<br>Time | t <sub>rec</sub> | G = 1000<br>V <sub>IN</sub> = 10V to 10mV | 15 | μs | # **VOLTAGE GAIN** The AMP-05 uses two external resistors for setting voltage gain over the range 0.1 to 2000. The magnitudes of the scale resistor, $R_S$ , and gain-set resistor, $R_G$ , are related by the formula: $G=20\times R_S/R_G$ , where G is the selected voltage gain. Figure 1 shows the amplifier connections. $R_G$ can be selected using the graph in Figure 2. Circuit performance is characterized using R<sub>S</sub> = $5k\Omega$ operating on $\pm 15$ volt supplies and driving a $\pm 10$ volt output. Metal-film or wirewound resistors are recommended for $R_S$ and $R_G$ . The absolute resistance values and temperature coefficients of resistance are not too important; only the ratiometric parameters are important for gain accuracy and stability. FIGURE 1: Basic AMP-05 Connections For Gains 0.1 to 2000 FIGURE 2: Selection of RGAIN AC amplifiers require good gain stability with temperature and time, but DC performance is unimportant. Therefore, low cost metal-film types with TCs of 50ppm/°C are usually adequate for $\rm R_S$ and $\rm R_G$ . Realizing the full potential of the AMP-05's gain stability requires precision metal-film or wirewound resistors. Achieving a 25ppm/°C max. gain tempco at all gains will require $\rm R_S$ and $\rm R_G$ temperature coefficient matching to 5ppm/°C max. Gain accuracy is determined by the ratio accuracy of $R_S$ and $R_G$ combined with the gain equation error of the AMP-05+0.5% for A/E grades). Note: The AMP-05 is inherently stable at all gains. However, like all amplifiers with a high gain-bandwidth product, instability can occur if layout precautions are not observed: ||a|| the amplifier should be decoupled close to the supply pins, and ||b|| the output must be kept well away from the inputs, the null pins, and R<sub>GAIN</sub>. The AMP-05 is capable of gain-bandwidth products in the hundreds of megahertz when operated at its highest gain settings. Under these conditions, even a few picofarads of stray feedback to the inputs can cause instability, and the situation is exacerbated if the input signal has a high source impedance. If instability does occur, the problem is easily eliminated by placing a small capacitor directly between the AMP-05's input pins, 2 and 17. # INPUT AND OUTPUT OFFSET VOLTAGES Instrumentation amplifiers have independent offset voltages associated with the input and output stages. While the initial offsets may be adjusted to zero, temperature variations will cause shifts in offsets. Systems with auto-zero can correct for offset errors, so initial adjustment would be unnecessary. However, many high-gain applications do not have auto-zero. For these applications both offsets can be nulled. Nulling has minimal effect on TCV<sub>IOS</sub> and TCV<sub>OOS</sub> (refer to Figure 3 for connections). FIGURE 3: Input and Output Offset Voltage Nulling The input offset component is directly multiplied by the amplifier gain, whereas output offset is independent of gain. Therefore, at low gain, output offset errors dominate, while at high gain, input offset errors dominate. Overall offset voltage, $V_{OS}$ , referred to the output (RTO) is calculated as follows: where $V_{IOS}$ and $V_{OOS}$ are the input and the output offset voltage specifications and G is the amplifier gain. Input offset nulling alone can be used for fixed gains above 50. Otherwise, both nulls are required. When nulling both initial offsets, the input offset is nulled first by short-circuiting $R_G$ , then the output offset is nulled with the short removed. The overall offset voltage drift, $TCV_{OS}$ , referred to the output, is a combination of input and output drift specifications. Input offset voltage drift is multiplied by the amplifier gain, G, and summed with the output offset drift; $$\mathsf{TCV}_{OS}\left(\mathsf{RTO}\right) = \left(\mathsf{TCV}_{\mathsf{IOS}} \times \mathsf{G}\right) + \mathsf{TCV}_{\mathsf{OOS}} \cdot \ldots \cdot 2^{\mathsf{T}}$$ where TCV<sub>IOS</sub> is the input offset voltage drift, and TCV<sub>OOS</sub> is the output offset voltage drift specification. Frequently, the amplifier drift is referred back to the input (RTI) which is then equivalent to an input signal change; $$TCV_{OS}(RTI) = TCV_{IOS} + \frac{TCV_{OOS}}{G}$$ 3: For example, the maximum input-referred drift of an AMP-05EX set to G = 100 becomes: $$TCV_{OS}(RTI) = 10\mu V/^{\circ}C + \frac{100\mu V/^{\circ}C}{100} = 11\mu V/^{\circ}C \text{ max.}$$ #### INPUT BIAS AND OFFSET CURRENTS Input bias currents are additional error sources which can degrade the input signal. Bias currents flowing through the signal source resistance appear as an additional offset voltage. Equal source resistance on both inputs of an instrumentation amplifier will minimize offset changes due to bias current variations with signal voltage and temperature. However, the difference between the two bias currents, the input offset current, produces a nontrimmable error. The magnitude of the error is the offset current times the source resistance. The AMP-05 has FET inputs which have negligible bias and offset currents at room temperature and consequently can accurately measure signals from high source impedances. However, like all FET devices, the bias current doubles approximately every 10°C increase in junction temperature and therefore bias and offset currents must be carefully considered when operating up to +125°C. **Note:** If very high source impedances ( $\sim 1 M \Omega$ ) are used and the AMP-05 is used at high gain, then it is recommended that a small capacitor is connected across the inputs to prevent instability. A current path must always be provided between the differential inputs and analog ground to ensure correct amplifier operation. Floating inputs, such as thermocouples, should be grounded close to the signal source for best common-mode rejection. #### OVERVOLTAGE PROTECTION The AMP-05 features a unique internal protection circuit which permits differential input voltages of up to $\pm 30V$ even when set for high gain operation. It should be noted however, that the output state during such an overload is not defined. Typically, at gains above 10, severe overloads $\approx 1000\%$ overrange $\approx$ will cause the output to sit at about $\pm 10V$ with a low-level oscillation apparent. Additionally, gross overdriving will cause input currents of up to $100\mu A$ to flow in the lower of the two inputs. The increased input current should be borne in mind if interfacing to extremely delicate transducers. # **OVERLOAD RECOVERY TIME** Following an input overload, an amplifier takes a finite time to recover, i.e. the amplifier's output has to return to the linear operating region after limiting at one or other supply. The AMP-05 is designed to recover rapidly from input overloads; typically recovery time is $15\mu s$ following a 1000:1 overload; voltage gain set to 1000. Rapid overload recovery is particularly important in a multiplexed data acquisition system using programmable gain. In this application, it is possible for the input to be switched to a high-level signal with gain set high, thus overloading the amplifier. To maintain system speed, it is vital for the amplifier to recover quickly once the overload is removed by reprogramming the gain. #### **COMMON-MODE REJECTION** Ideally, an instrumentation amplifier responds only to the difference between the two input signals and rejects common-mode voltages and noise. In practice, there is a small change in output voltage when both inputs experience the same common-mode voltage change; the ratio of these voltages is called the common-mode gain. Common-mode rejection ICMR is the logarithm of the ratio of differential-mode gain to common-mode gain, expressed in dB. CMR specifications are normally measured with a full-range input voltage change and a specified source resistance unbalance. The current-feedback design used in the AMP-05 inherently yields high common-mode rejection. Unlike resistive feedback designs typified by the three-op-amp IA, the CMR is not degraded by small resistances in series with the reference input. A slight, but trimmable, output offset voltage change results from resistance in series with the reference input. The common-mode input voltage range, CMVR, for linear operation may be calculated from the formula: $$\label{eq:cmvr} \text{CMVR} = \pm \left( - \text{IVR} - \frac{|V_{OUT}|}{2G} \right) - \dots - 4 \cdot 4$$ IVR is the data sheet specification for input voltage range; $V_{OUT}$ is the maximum output signal; and G is the chosen voltage gain. For example, at 25°C, IVR is specified as $\pm 11$ volts minimum with $\pm 15$ volt supplies. Using a $\pm 10$ volt maximum swing output and substituting the figures in (4) simplifies the formula to: $$CMVR = \pm \left( -11 - \frac{5}{G} \right) - \dots - 5$$ For all gains greater than or equal to 5, CMVR is $\pm 10$ volt minimum; at gains below 5, CMVR is reduced. # PMI) # **GUARD DRIVERS** Dual guard drivers are included to restore bandwidth, settling-time, and high frequency common-mode rejection (CMR) when shielded cable is used at the input. The guard drivers can handle large capacitive loads and transient currents, but they are not intended for large DC loads. The DC path to ground should be $30 k\Omega$ or greater; lower values can upset the AMP-05's internal biasing circuits. Shielded cable is often employed to minimize capacitively coupled noise pickup along the signal path from source to amplifier. When coaxial cable connects a transducer to the amplifier's input, the cable's capacitance interacts with the transducer's source impedance to form a low-pass filter. This filter function reduces the amplifier's bandwidth and degrades settling-time and CMR. The AMP-05's differential guard drivers act as an AC "bootstrap" when attached to the coaxial shields. In bootstrapping, each driver follows its corresponding input, and the driver output signals are buffered to handle large capacitive loads. Each driver will typically slew at $16V/\mu s$ with a 1000pF load. Bootstrapping reduces the effective input capacitance, since no AC voltage appears between the shield and inner conductor. The AMP-05's guard drivers can form either a differential or single-ended drive (refer to Figures 4(a) and (b)). In the single-ended arrangement, the two input cable shields are held at the same potential, the common-mode voltage (Figure 4(b)). As such, the connection is also appropriate for one shielded twisted-pair cable. The single-ended arrangement maintains a high CMR even at high frequencies, but does not reduce high frequency gain degradation as it does not counteract differential-mode capacitance. Single-ended drive is acceptable for gains greater than ten using the circuit in Figure 4(b). However the differential connection, Figure 4(a), offers better overall performance because it effectively reduces both differential and common-mode capacitance. Reduction in these capacitances improves high-frequency CMR, settling-time, and gain. It should be noted that all shield drive arrangements are potentially positive feedback configurations and under some conditions high frequency ringing may occur. If this proves troublesome, small resistors $(500\Omega-1k\Omega)$ in series with the cable shield outputs will improve transient response and settling-time but reduce the effectiveness of the cable shield, particularly at high frequency. Short circuits from the cable drives to ground will not damage the AMP-05 but will result in malfunction of the AMP-05 until the short is removed. The package pins adjacent to the two inputs, R<sub>G</sub> connections and guard drives, sit within 2 volts of the input signals. This feature reduces leakage currents to the input terminals and eliminates the need for guard-rings which are necessary on many FET input amplifiers. FIGURE 4: Applying the Guard Drivers to shield the inputs, guard driving reduces the effective input capacitance and improves CMR. #### GROUNDING The majority of instruments and data acquisition systems have separate grounds for analog and digital signals. Analog ground may also be divided into two or more grounds which will be tied together at one point, usually the analog power-supply ground. In addition, the digital and analog grounds may be joined, normally at the analog ground pin on the A-to-D converter. Following this basic grounding practice is essential for good circuit performance (Figure 5). Mixing grounds causes interactions between digital circuits and the analog signals. Since the ground returns have finite resistance and inductance, hundreds of millivolts can be developed between the system ground and the data acquisition components. Using separate ground returns minimizes the current flow in the sensitive analog return path to the system ground point. Consequently, noisy ground currents from logic gates do not interact with the analog signals. Inevitably, two or more circuits will be joined together with their grounds at differential potentials. In these situations, the differential input of an instrumentation amplifier, with its high CMR, can accurately transfer analog information from one circuit to another. #### MAXIMIZING NEGATIVE PSR Using well stabilized, low-noise power supplies is always recommended for precision analog circuits. However even with good supplies, there will be small changes in output voltage due to temperature variations and line voltage variations. In turn, these voltage changes will affect the amplifier output due to finite power-supply rejection (PSR). The AMP-05's PSR can be maximized in critical applications by adding a trim potentiometer - see Figure 6 . Positive PSR cannot be trimmed by external means but this is better than negative PSR by as much as 20dB, and therefore trimming should not be necessary. Adjusting the negative PSR trim potentiometer also affects output offset voltage, $V_{OOS}$ . Therefore in systems where offset correction is not employed, a VOOS null potentiometer can be added if needed. In practice, the interaction between these two potentiometers is not a problem. PSR/V<sub>OOS</sub> trimming procedure: 1) adjust both potentiometers to mid-position; 2: superimpose a low-frequency 1V peak-topeak sinewave on the negative supply; 3: adjust PSR trim potentiometer for minimum output ripple; 41 remove AC signal from the power supply and null the AMP-05's output offset voltage using the VOOS null potentiometer. Steps 1 and 4 are deleted when only PSR trimming is required. FIGURE 6: Additional Trim Potentiometer Maximizes Negative PSR FIGURE 5: Basic Grounding Practice #### CURRENT SOURCE The on-board 100 $\mu$ A current source is provided for transducer excitation, powering a low-current voltage reference diode, and other functions. The current source is referenced from the positive supply rail (V+), and provides a high voltage compliance from 4 to 30V below V+. The output should not be pulled below V-. Output resistance is typically 3G(). Simple positive and negative voltage references can be generated by adding two resistors and an inexpensive op amp (Figures 7(a) and (b)). Temperature stability can be improved by replacing R1 with a low-current zener or voltage reference diode such as the LM185. The output reference voltage can be increased beyond the zener voltage by adding resistor R3 to add gain around the OP-77. If the current source is not used it may be left floating or connected to V-. #### SENSE AND REFERENCE TERMINALS The sense terminal completes the feedback path for the instrumentation amplifier output stage and is normally connected directly to the output. The output signal is specified with respect to the reference terminal, which is normally connected to analog ground. If high output currents are expected and/or the load is situated some distance from the amplifier, voltage drops due to trace or wire resistance will cause errors. Under these conditions, the sense and reference terminals can be used to "remote sense" the load as shown in Figure 8. This method of connection puts the $I\times R$ drops inside the feedback loop and virtually eliminates the error. An unbalance in the lead resistances from the sense and reference pins does not degrade CMR, but will change the output offset voltage. For example, a large unbalance of $3\Omega$ will change the output offset by only 1mV. FIGURE 7: Generating a Reference Voltage Using the On-Board Current-Source FIGURE 8: Remote Load Sensing #### HIGH-COMPLIANCE CURRENT SOURCE The inputs and outputs of the AMP-05 can be transposed to make a precision bipolar current source (refer to Figure 9). Reference and sense pins become differential inputs and the "old" input now monitors the voltage across a precision FIGURE 9: High-Compliance Current Source With 16-Bit Linearity current-sense resistor, R1. Voltage gain is set at unity, so the transfer function is simply $I_{OUT}=V_{IN}$ differential /R1. Using a 100 $\Omega$ resistor for R1 and limiting output current to $\pm$ 10mA, a reasonable limit for power dissipation reasons, gives a $\pm$ 1V input requirement for full-scale output. Voltage compliance for $\pm$ 10mA output is $\pm$ 10V with a typical output resistance of 50M $\Omega$ . Linearity is better than 16-bits at this current level. Potentiometer R2 will trim the output current to zero with the two inputs grounded, and fine gain adjustment is accomplished by trimming Rs or RG. If the class B output stage shown in Figure 10 is added to the basic current-source, then the output current capability is increased to over 100mA with excellent linearity. #### **SERVO AMPLIFIER** The AMP-05's output power can be boosted by adding a simple class B output stage without increasing the amplifier's quiescent current of 7mA irefer to Figure 10'. The 47nF capacitor connected across the transistor's base-emitter junctions prevents instability at VOUT near ground, and reduces high-frequency crossover distortion. DC linearity is typically 0.05% when driving $\pm$ 10V at $\pm$ 400mA. FIGURE 10: Adding two transistors increases output current to ±400mA without affecting the quiescent current of 7mA. Power bandwidth is 100kHz. ## ANALOG-MULTIPLEXED DATA ACQUISITION SYSTEMS For conditioning and digitizing multiple analog signals, there are two traditional system approaches. One dedicates an instrumentation amplifier to condition each input signal, then the high-level outputs are multiplexed and fed to an analog-to-digital converter (ADC). This system is expensive on a "perchannel" basis. A more economical approach is to multiplex unconditioned analog signals and feed them to a programmable-gain instrumentation amplifier, which conditions them before conversion. The per-channel cost drops as the number of channels increases. For this system to have a scan rate comparable to the first, the amplifier's settling-time should be less than the ADC's conversion time. The AMP-05, with its fast settling-time of $15\mu s$ maximum to 12 bits, is ideal for this single IA data acquisition system. A digitally-controlled gain network can easily be added to the AMP-05 as described below. # PROGRAMMABLE-GAIN INSTRUMENTATION AMPLIFIER (PGIA) Figure 11 shows a programmable gain instrumentation amplifier with digitally selectable gains of 1, 10, 100, and 1000. Each gain set resistor has two MOSFET switches connected back-to-back to prevent all but leakage current from flowing when a switch is OFF. In the high gain positions of 100 and 1000, the calculated values of gain resistor, R<sub>G</sub>, are reduced to compensate for the switch ON resistance. The nonlinear switch resistance introduces a slight gain nonlinearity at high gain settings. The PGIA selects gain values in $20\mu s$ , including the amplifier settling-time. Gain temperature coefficient depends on $R_S$ , $R_G$ , and on the temperature coefficient of the MOSFET's ON resistance. Values of 15 and $30 ppm/^{\circ}C$ can be achieved at gains of 1 and 1000, respectively, despite the effect of the high tempco switches. Where fast gain switching is not required, reed relays can substitute for the MOSFET switches. Reed relays have lower ON resistance and OFF leakage current errors. For gains of 100 and 1000, the values of $R_{G}$ should be increased to $1k\Omega$ and $100\Omega$ respectively, because of lower switch ON resistance. Gain linearity is improved over the original circuit. #### **AUTO-ZERO SYSTEMS** Offset voltage and drift can be a major error source in high-accuracy systems of 12 bits and above. To minimize initial offset voltage and its associated temperature drift, an auto-zero system can be employed. The technique can potentially keep offset errors well below 1 LSB on a 12-bit system over wide variations in ambient temperature. For example, consider an instrumentation amplifier set to a gain of 1000 and driving a 12-bit analog-to-digital converter. The input offset voltage drift is $2.5\mu\text{V}^{\circ}\text{C}$ , and the output offset voltage drift is negligible. The equivalent output drift is $1000 \times 2.5\mu\text{V}^{\circ}\text{C}$ , or $2.5\text{mV}^{\circ}\text{C}$ —more than 1 LSB/°C for a 10V full-scale range. An ambient temperature change from 25°C to 125°C would produce 102 LSBs of drift, excluding the ADC's drift. FIGURE 11: The AMP-05 makes an excellent programmable-gain instrumentation amplifier. Combined gain-switching and settling-time to 12 bits falls below 20μs. Linearity is better than 12 bits over a gain range 1 to 1000. Obviously, to limit drift to 1 LSB or less over temperature demands some means of offset correction. Usually both hardware and software are employed to generate an error correction signal which is fed into the reference input of the instrumentation amplifier. Software alone could remove the system's offset error, but at the expense of the full-scale range for very large errors. Part of a typical auto-zero system is shown in Figure 12. The sequence of events for auto-zeroing a system starts with switching the multiplexer so that the amplifier's two inputs are grounded. The amplifier is given time to settle, and the ADC (not shown) digitizes any system offset. The computer reads the offset and feeds a digital correction to the digital-to-analog converter. To verify that the offset is nulled, a second conversion may be performed, and the multiplexer then switches to measure the input signal. For a system with a digitally programmable gain, the autozeroing process should be repeated for each gain setting. Each correction value can be stored in memory and recalled and refreshed as needed to correct for system drift with time and temperature. #### SETTLING-TIME MEASUREMENT Figure 13 is the test circuit used to measure settling-time. The circuit technique is similar to the "false sum-node" technique used to measure op amp settling-time. For simplicity, the connections for input and output offset nulling are not shown on the circuit, but null pots are required. Measurement set-up: - 1. Set switches to G = 1, ground $V_{IN}$ , and short-circuit $R_{G}$ . - 2. Adjust V<sub>IOS</sub> null pot for minimum output voltage on pin 10. - Remove short-circuit from R<sub>G</sub> and adjust V<sub>OOS</sub> null pot for minimum output voltage on pin 10. - 4. Apply a low frequency $\sim\!100 Hz^+\,20V_{p-p}$ square-wave to $V_{IN}$ and adjust $200\Omega$ pot for minimum square-wave on $V_{OUT}.$ - Increase square-wave input frequency and monitor V<sub>OUT</sub> with an oscilloscope. Settling-time to a 0.025% error band for a 20V input step is measured with limits of ±2.5mV at V<sub>OUT</sub>. - Change switch gain-positions and repeat settling-time measurements for G = 10, 100, and 1000. FIGURE 12: Instrumentation Amplifier with Offset Correction System FIGURE 13: Settling-Time Test Circuit FIGURE 14: Burn-In Circuit