

**Applications:** 

Frequency synthesizers

Programmable down counters

Programmable frequency dividers

Phase-locked loops

CD4522B programmable BCD counter has a decoded "0" state output for divide-by-N applications. In single stage operation the "0" output is tied to the Preset Enable input. The Cascade Feedback allows multiple stage divide-by-N operation without the need for external gating. A HIGH on the Clock Inhibit disables the pulse-counting function. A HIGH on the Master Reset asynchronously resets the divide-by-N operation. The output is presented in BCD format.

The CD4522B-series types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) Voltages referenced to VSS Terminal) ......-0.5V to +20V POWER DISSIPATION PER PACKAGE (PD): DEVICE DISSIPATION PER OUTPUT TRANSISTOR STORAGE TEMPERATURE RANGE (Tstg) ....-65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING): 

3







•

مېرې محمد مېرو

Ś

.

4



Fig. 1 - Logic diagram for the CD4522B.

#### **RECOMMENDED OPERATING CONDITIONS at T\_A = 25^{\circ}C, except as noted.**

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTICS                                                               | Vpp           | LIN               | UNITS             |     |
|-------------------------------------------------------------------------------|---------------|-------------------|-------------------|-----|
|                                                                               | (V)           | Min.              | Max.              | ]   |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package-<br>Temperature Range |               | 3                 | 18                | v   |
| Pulse Width:<br>Clock, tw(cc)                                                 | 5<br>10<br>15 | 250<br>100<br>80  |                   | ns  |
| Preset Enable, tw(cc)                                                         | 5<br>10<br>15 | 250<br>100<br>80  | -                 | ns  |
| Master Reset, tw(MR)                                                          | 5<br>10<br>15 | 350<br>250<br>200 | -                 | пs  |
| Clock Frequency, fcL                                                          | 5<br>10<br>15 |                   | 1.5<br>3.0<br>4.0 | MHz |
| Clock Rise and Fall Time troug trou                                           | 5<br>10<br>15 |                   | 15<br>15<br>15    | μs  |
| Preset Enable Set-up Time, t <sub>su</sub>                                    | 5<br>10<br>15 | 0<br>0<br>0       |                   | ns  |
| Preset Enable Hold Time, t <sub>h</sub>                                       | 5<br>10<br>15 | 75<br>25<br>20    |                   | ns  |
| Master Reset Removal Time, t <sub>rem</sub>                                   | 5<br>10<br>15 | 130<br>50<br>30   | -                 | ns  |







- 1 - <sub>1</sub>,



1.1

### CD4522B Types

### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER-                             | CONDITIONS |       |     | LIMITS AT INDICATED TEMPERATURES (°C) |       |       |       |       |                   |      | UNITS |
|----------------------------------------|------------|-------|-----|---------------------------------------|-------|-------|-------|-------|-------------------|------|-------|
|                                        | v.         | Vin   | VDD |                                       | [     |       |       |       | +25               |      |       |
|                                        | (V)        | (V)   | (V) | -55                                   | -40   | +85   | +125  | Min.  | , Typ.            | Max. |       |
| Quiescent Device                       | _          | 0, 5  | 5   | 5                                     | 5     | 150   | 150   |       | 0.04              | 5    |       |
| Current, I <sub>DD</sub> Max.          | <u> </u>   | 0, 10 | 10  | 10                                    | 10    | 300   | 300   |       | 0.04              | 10   |       |
|                                        | _          | 0, 15 | 15  | 20                                    | 20    | 600   | 600   |       | 0.04              | 20   | μA    |
|                                        | —          | 0, 20 | 20  | 100                                   | 100   | 3000  | 3000  |       | 0.08              | 100  |       |
| Output Low                             | 0.4        | 0, 5  | 5   | 0.64                                  | 0.61  | 0.42  | 0.36  | 0.51  | 1                 |      |       |
| (Sink) Current                         | 0.5        | 0, 10 | 10  | 1.6                                   | 1.5   | 1.1   | 0.9   | 1.3   | 2.6               | _    |       |
| lo⊾ Min.                               | 1.5        | 0, 15 | 15  | 4.2                                   | 4     | 2.8   | 2.4   | 3.4   | 6.8               | ·    |       |
| Output High                            | 4.6        | 0, 5  | 5   | -0.64                                 | -0.61 | -0.42 | -0.36 | -0.51 | -1                |      | mA    |
| (Source)                               | 2.5        | 0, 5  | 5   | -2                                    | -1.8  | -1.3  | -1.15 | -1.6  | -3.2              |      |       |
| Current,                               | 9.5        | 0, 10 | 10  | -1.6                                  | -1.5  | -1.1  | -0.9  | -1.3  | -2.6              |      |       |
| loн Min.                               | 13.5       | 0, 15 | 15  | -4.2                                  | -4    | -2.8  | -2.4  | -3.4  | -6.8              | —    |       |
| Output Voltage:                        | —          | 0, 5  | 5   |                                       | 0.    | 05    |       | —     | 0                 | 0.05 |       |
| Low-Level,                             |            | 0, 10 | 10  |                                       | 0.    | 05    |       | —     | 0                 | 0.05 |       |
| VoL Max.                               |            | 0, 15 | 15  |                                       | 0.    | 05    |       |       | 0                 | 0.05 |       |
| Output Voltage:                        | _          | 0, 5  | 5   |                                       | 4.    | 95    |       | 4.95  | 5                 |      |       |
| High-Level                             | _          | 0, 10 | 10  |                                       | 9.    | 95    |       | 9.95  | 10                |      |       |
| Von Min.                               | <b>—</b>   | 0, 15 | 15  |                                       | . 14  | .95   |       | 14.95 | 15                |      | l v   |
| Input low                              | 0.5, 4.5   | . 1.  | 5   |                                       | 1     | .5    |       |       | _                 | 1.5  |       |
| Voltage, Vı∟ Max.                      | 1, 9       |       | 10  |                                       |       | 3     |       |       |                   | 3    |       |
|                                        | 1.5, 13.5  | -     | 15  |                                       |       | 4     |       | L —   |                   | 4    |       |
| Input High                             | 0.5, 4.5   | —     | 5   |                                       | 3     | .5    |       | 3.5   |                   |      |       |
| Voltage, V <sub>IH</sub> Min.          | 1, 9       |       | 10  |                                       |       | 7     |       | 7     |                   |      |       |
|                                        | 1.5, 13.5  | —     | 15  |                                       | 1     | 1     |       | 11    |                   | _    |       |
| Input Current,<br>I <sub>IN</sub> Max. | _          | 0, 18 | 18  | ±0.1                                  | ±0.1  | ±1    | ±1    |       | ±10 <sup>-5</sup> | ±0.1 | μA    |









### CD4522B Types

|                                                                                      | TEST CO                                           | TEST CONDITIONS     |      |                   | LIMITS             |       |  |  |
|--------------------------------------------------------------------------------------|---------------------------------------------------|---------------------|------|-------------------|--------------------|-------|--|--|
| CHARACTERISTIC                                                                       |                                                   | V <sub>DD</sub> (V) | Min. | Тур.              | Max.               | UNITS |  |  |
| Propagation Delay Time; t <sub>PHL</sub> , t <sub>PLH:</sub><br>Clock to "Q" outputs |                                                   | 5<br>10<br>15       |      | 550<br>225<br>160 | 1100<br>450<br>320 | ns    |  |  |
| Clock to "0" output                                                                  |                                                   | 5<br>10<br>15       | · -  | 420<br>160<br>110 | 710<br>270<br>190  | ns    |  |  |
| Clock inhibit to "Q" outputs                                                         |                                                   | 5<br>10<br>15       | -    | 270<br>100<br>70  | 540<br>200<br>140  | ns    |  |  |
| Master reset to "Q" outputs                                                          |                                                   | 5<br>10<br>15       |      | 270<br>100<br>70  | 540<br>200<br>140  | ns    |  |  |
| Preset Enable Setup Time, t <sub>su</sub>                                            |                                                   | 5<br>10<br>15       |      | 0<br>0<br>0       | 0<br>0<br>0        | ns    |  |  |
| Preset Enable Hold Time, t <sub>h</sub>                                              |                                                   | 5<br>10<br>15       |      | 75<br>25<br>20    | 150<br>50<br>40    | ns    |  |  |
| Master Reset Removal Time, t <sub>rem</sub>                                          |                                                   | 5<br>10<br>15       |      | 130<br>50<br>30   | 260<br>100<br>60   | ns    |  |  |
| Transition Time, t <sub>THL</sub> , t <sub>TLH</sub>                                 | -                                                 | 5<br>10<br>15       |      | 100<br>50<br>40   | 200<br>100<br>80   | ns    |  |  |
| Minimum Pulse Width<br>Clock, twicu                                                  |                                                   | 5<br>10<br>15       |      | 125<br>50<br>40   | 250<br>100<br>80   | ns    |  |  |
| Preset Enable, tw(PE)                                                                |                                                   | 5<br>10<br>15       |      | 125<br>50<br>40   | 250<br>100<br>80   | ns    |  |  |
| Master Reset, twime                                                                  | an ang sing tang tang tang tang tang tang tang ta | 5<br>10<br>15       |      | 175<br>125<br>100 | 350<br>250<br>200  | ns    |  |  |
| Max Clock Freq, fc⊾                                                                  |                                                   | 5<br>10<br>15       |      | 3<br>6<br>8       | 1.5<br>3.0<br>4.0  | мн    |  |  |
| Max Clock or Clock Inhibit Rise &<br>Fall Time, tтын, tты                            |                                                   | 5<br>10<br>15       |      | -                 | 15<br>15<br>15     | us    |  |  |
| Input Capacitance, Cin                                                               | Αην                                               | Input               | _    | 5                 | 7.5                | pF    |  |  |





TERMINAL ASSIGNMENT

3 COMMERCIAL CMOS HIGH VOLTAGE IC8



#### CD4522B Types



 N
 "0"
 N-1
 CF
 LSD + 1 < N < MSD</th>

 N
 "0<sub>3</sub>"
 N+1
 CL
 LSD < N < MSD-1</td>



Q+^DD

92CM-39148



ייי רי

nΟ

₽+^<sup>DD</sup>

THUMBWHEEL SWITCHES (OPEN = "0")

MASTER

RESET

-

| Fro   | m    | Τc    | >   |                   |  |  |  |  |
|-------|------|-------|-----|-------------------|--|--|--|--|
| Stage | Pin  | Stage | Pin | Range of N        |  |  |  |  |
| LSD   | "0"  | All   | PE  | LSD < N < MSD     |  |  |  |  |
| N     | "0"  | N-1   | CF  | LSD + 1 < N < MSD |  |  |  |  |
| N     | "03" | N+1   | CL  | LSD < N < MSD-1   |  |  |  |  |





Dimensions and pad layout for CD4522BH.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).



#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | -   | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)          | Ball material | (3)                |              | (4/5)          |         |
| CD4522BE         | ACTIVE | PDIP         | N       | 16   | 25  | RoHS & Green | NIPDAU        | N / A for Pkg Type | -55 to 125   | CD4522BE       | Samples |
| CD4522BM         | ACTIVE | SOIC         | D       | 16   | 40  | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4522BM       | Samples |
| CD4522BMT        | ACTIVE | SOIC         | D       | 16   | 250 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4522BM       | Samples |
| CD4522BPW        | ACTIVE | TSSOP        | PW      | 16   | 90  | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM522B         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### TEXAS INSTRUMENTS

www.ti.com

25-Aug-2023

#### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4522BE  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4522BE  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4522BM  | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| CD4522BPW | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **PW0016A**



# **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated